Trading off transient fault tolerance and power consumption in deep submicron (DSM) VLSI circuits

被引:48
|
作者
Maheshwari, A [1 ]
Burleson, W
Tessier, R
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Interconnect Circuit Design Grp, Amherst, MA 01003 USA
[2] Univ Massachusetts, Reconfigurable Comp Grp, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
fault sensitivity estimation; fault-tolerance techniques; low-power techniques; transient fault model;
D O I
10.1109/TVLSI.2004.824302
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High fault tolerance for transient faults and lowpower consumption are key objectives in the design of critical embedded systems. Systems like smart cards, PDAs, wearable computers, pacemakers, defibrillators, and other electronic gadgets must not only be designed for fault tolerance but also for ultra-low-power consumption due to limited battery life. In this paper, a highly accurate method of estimating fault tolerance in terms of mean time to failure (mTTF) is presented. The estimation is based on circuit-level simulations (HSPICE) and uses a double exponential current-source fault model. Using counters, it is shown that the transient fault tolerance and power dissipation of low-power circuits are at odds and allow for a power fault-tolerance tradeoff. Architecture and circuit level fault tolerance and low-power techniques are used to demonstrate and quantify this tradeoff. Estimates show that incorporation of these techniques results either in a design with an MTTF of 36 years and power consumption of 102 muW or a design with an MTTF of 12 years and power consumption of 20 muW. Depending on the criticality of the system and the power budget, certain techniques might be preferred over others, resulting in either a more fault tolerant or a lower power design, at the sacrifice of the alternative objective.
引用
收藏
页码:299 / 311
页数:13
相关论文
共 50 条
  • [31] Impact of unrealistic worst case modeling on the performance of VLSI circuits in deep submicron CMOS technologies
    Nardi, A
    Neviani, A
    Zanoni, E
    Quarantelli, M
    Guardiani, C
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1999, 12 (04) : 396 - 402
  • [32] Improving transient error tolerance of digital VLSI circuits using RObustness COmpiler (ROCO)
    Zhao, Chong
    Dey, Sujit
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 133 - +
  • [33] Power dissipation analysis and optimization of deep submicron CMOS digital circuits
    Gu, RX
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) : 707 - 713
  • [34] Leakage power estimation for deep submicron circuits in an ASIC design environment
    Kumar, R
    Ravikumar, CP
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 45 - 50
  • [35] Effect of voltage fluctuations on the single event transient response of deep submicron digital circuits
    Gadlage, Matthew J.
    Schrimpf, Ronald D.
    Narasimham, Balaji
    Bhuva, Bharat L.
    Eaton, Paul H.
    Benedetto, Joseph M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2495 - 2499
  • [36] Power supply noise analysis methodology for deep-submicron VLSI chip design
    Chen, HH
    Ling, DD
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 638 - 643
  • [37] Trading off reliability and power-consumption in ultra-low power systems
    Maheshwari, A
    Burleson, W
    Tessier, R
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 361 - 366
  • [38] Design and analysis of power integrity in deep submicron system-on-chip circuits
    Zheng, LR
    Tenhunen, H
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 30 (01) : 15 - 29
  • [39] Static power optimization of deep submicron CMOS circuits for dual VT technology
    Wang, Q
    Vrudhula, SBK
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 490 - 496
  • [40] Design and Analysis of Power Integrity in Deep Submicron System-on-Chip Circuits
    L.-R. Zheng
    H. Tenhunen
    Analog Integrated Circuits and Signal Processing, 2002, 30 : 15 - 29