Trading off transient fault tolerance and power consumption in deep submicron (DSM) VLSI circuits

被引:48
|
作者
Maheshwari, A [1 ]
Burleson, W
Tessier, R
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Interconnect Circuit Design Grp, Amherst, MA 01003 USA
[2] Univ Massachusetts, Reconfigurable Comp Grp, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
fault sensitivity estimation; fault-tolerance techniques; low-power techniques; transient fault model;
D O I
10.1109/TVLSI.2004.824302
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High fault tolerance for transient faults and lowpower consumption are key objectives in the design of critical embedded systems. Systems like smart cards, PDAs, wearable computers, pacemakers, defibrillators, and other electronic gadgets must not only be designed for fault tolerance but also for ultra-low-power consumption due to limited battery life. In this paper, a highly accurate method of estimating fault tolerance in terms of mean time to failure (mTTF) is presented. The estimation is based on circuit-level simulations (HSPICE) and uses a double exponential current-source fault model. Using counters, it is shown that the transient fault tolerance and power dissipation of low-power circuits are at odds and allow for a power fault-tolerance tradeoff. Architecture and circuit level fault tolerance and low-power techniques are used to demonstrate and quantify this tradeoff. Estimates show that incorporation of these techniques results either in a design with an MTTF of 36 years and power consumption of 102 muW or a design with an MTTF of 12 years and power consumption of 20 muW. Depending on the criticality of the system and the power budget, certain techniques might be preferred over others, resulting in either a more fault tolerant or a lower power design, at the sacrifice of the alternative objective.
引用
收藏
页码:299 / 311
页数:13
相关论文
共 50 条
  • [1] FAULT TOLERANCE IN VLSI CIRCUITS
    KOREN, I
    SINGH, AD
    COMPUTER, 1990, 23 (07) : 73 - 83
  • [2] Impact of deep submicron technology on dependability of VLSI circuits
    Constantinescu, C
    INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2002, : 205 - 209
  • [3] Effective power and ground distribution scheme for deep submicron high speed VLSI circuits
    Zheng, L.-R.
    Tenhunen, H.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [4] A Novel Approach for Leakage Power Reduction in Deep Submicron Technologies in CMOS VLSI Circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Singh, R. P.
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [5] Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
    T. Thamaraimanalan
    P. Sampath
    National Academy Science Letters, 2020, 43 : 229 - 232
  • [6] Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
    Thamaraimanalan, T.
    Sampath, P.
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2020, 43 (03): : 229 - 232
  • [9] A comprehensive fault model for deep submicron digital circuits
    Abraham, JA
    Krishnamachary, A
    Tupuri, RS
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 360 - 364
  • [10] Fault tuples in diagnosis of deep-submicron circuits
    Blanton, RD
    Chen, JT
    Desineni, R
    Dwarakanath, KN
    Maly, W
    Vogels, TJ
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 233 - 241