Dynamic power management for embedded processors in system-on-chip designs

被引:2
|
作者
You, Daecheol [1 ]
Chung, Ki-Seok [1 ]
机构
[1] Hanyang Univ, Dept Elect & Comp Engn, Seoul 133791, South Korea
关键词
Dynamic power management - Efficient power managements - Embedded processors - Performance degradation - Power management unit - Power reductions - System on chip design - System response time;
D O I
10.1049/el.2014.1374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic power management (DPM), which exploits low-power states of the target device, has been a key research issue to overcome the limited battery life of mobile devices. For efficient power management, today's power management unit in a system-on-chip for mobile devices supports multiple low-power states for embedded processors. Unfortunately, the DPM policies implemented in modern operating systems are not appropriate for processors because they may not understand the idleness of the processor accurately. There may be significant performance degradation if the DPM policy module misunderstands that the processor is idle even when there are many interrupt requests to handle. A novel DPM scheme for embedded processors considering the system response time as well as power reduction is proposed. Experimental results show that the proposed DPM policy achieves performance improvement by up to 25% compared to a conventional DPM policy with a similar amount of power reduction.
引用
收藏
页码:1309 / U155
页数:2
相关论文
共 50 条
  • [1] A dynamic thermal management circuit for system-on-chip designs
    Chiueh, H
    Draper, J
    Choma, J
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 36 (1-2) : 175 - 181
  • [2] A Dynamic Thermal Management Circuit for System-On-Chip Designs
    Herming Chiueh
    Jeffrey Draper
    John Choma
    [J]. Analog Integrated Circuits and Signal Processing, 2003, 36 : 175 - 181
  • [3] A dynamic thermal management circuit for system-on-chip designs
    Chiueh, H
    Draper, J
    Choma, J
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 577 - 580
  • [4] Early power estimation for system-on-chip designs
    Lajolo, M
    Lavagno, L
    Reorda, MS
    Violante, M
    [J]. INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 108 - 117
  • [5] A thermal management system and prototyping for system-on-chip designs
    Chiueh, H
    Draper, J
    Choma, J
    [J]. 2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 51 - 55
  • [6] Trends in low power digital System-On-Chip designs
    Saleh, R
    Lim, G
    Kadowaki, T
    Uchiyama, K
    [J]. PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 373 - 378
  • [7] Multiprocessor System-on-Chip Designs with Active Memory Processors for Higher Memory Efficiency
    Yoo, Junhee
    Yoo, Sungjoo
    Choi, Kiyoung
    [J]. DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 806 - +
  • [8] System-on-Chip implementation of signal processors
    Swartzlander, EE
    [J]. SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 26 - 28
  • [9] Fine-Grain Power Management in Manycore Processor and System-on-Chip (SoC) Designs
    De, Vivek
    [J]. 2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 159 - 164
  • [10] Dynamic Power Management for Multidomain System-on-Chip Platforms: An Optimal Control Approach
    Bogdan, Paul
    Marculescu, Radu
    Jain, Siddharth
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)