Dynamic power management for embedded processors in system-on-chip designs

被引:2
|
作者
You, Daecheol [1 ]
Chung, Ki-Seok [1 ]
机构
[1] Hanyang Univ, Dept Elect & Comp Engn, Seoul 133791, South Korea
关键词
Dynamic power management - Efficient power managements - Embedded processors - Performance degradation - Power management unit - Power reductions - System on chip design - System response time;
D O I
10.1049/el.2014.1374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic power management (DPM), which exploits low-power states of the target device, has been a key research issue to overcome the limited battery life of mobile devices. For efficient power management, today's power management unit in a system-on-chip for mobile devices supports multiple low-power states for embedded processors. Unfortunately, the DPM policies implemented in modern operating systems are not appropriate for processors because they may not understand the idleness of the processor accurately. There may be significant performance degradation if the DPM policy module misunderstands that the processor is idle even when there are many interrupt requests to handle. A novel DPM scheme for embedded processors considering the system response time as well as power reduction is proposed. Experimental results show that the proposed DPM policy achieves performance improvement by up to 25% compared to a conventional DPM policy with a similar amount of power reduction.
引用
下载
收藏
页码:1309 / U155
页数:2
相关论文
共 50 条
  • [31] Hardware/software instruction set configurability for system-on-chip processors
    Wang, A
    Killian, E
    Maydan, D
    Rowen, C
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 184 - 188
  • [32] Security Assurance for System-on-Chip Designs With Untrusted IPs
    Basak, Abhishek
    Bhunia, Swarup
    Tkacik, Thomas
    Ray, Sandip
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2017, 12 (07) : 1515 - 1528
  • [33] Matisse: A system-on-chip design methodology emphasizing dynamic memory management
    Verkest, D
    Da Silva, JL
    Ykman, C
    Croes, K
    Miranda, M
    Wuytack, S
    Catthoor, F
    De Jong, G
    De Man, H
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 21 (03): : 185 - 194
  • [34] Legal protection on ip cores for system-on-chip designs
    Kinoshita T.
    IEEJ Transactions on Electronics, Information and Systems, 2011, 131 (02) : 265 - 270
  • [35] Matisse: A system-on-chip design methodology emphasizing dynamic memory management
    Verkest, D
    da Silva, JL
    Ykman, C
    Croes, K
    Miranda, M
    Wuytack, S
    de Jong, G
    Catthoor, F
    De Man, H
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '98 - SYSTEM LEVEL DESIGN, PROCEEDINGS, 1998, : 110 - 115
  • [36] Interconnect IP node for future system-on-chip designs
    Saastamoinen, I
    Sigüenza-Tortosa, D
    Nurmi, J
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 116 - 120
  • [37] Matisse: A System-on-Chip Design Methodology Emphasizing Dynamic Memory Management
    Diederik Verkest
    Julio Leao Da Silva
    Chantal Ykman
    Kris Croes
    Miguel Miranda
    Sven Wuytack
    Francky Catthoor
    Gjalt De Jong
    Hugo De Man
    Journal of VLSI signal processing systems for signal, image and video technology, 1999, 21 : 185 - 194
  • [38] Configurable parallel memory implementation for system-on-chip designs
    Vanne, J
    Aho, E
    Kuusilinna, K
    Hämäläinen, T
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 237 - 248
  • [39] Integration of a power supply for system-on-chip
    Matsumoto, S
    Mino, M
    Yachi, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 276 - 282
  • [40] Low power system-on-chip FPAs
    Kozlowski, L
    Loose, M
    Joshi, A
    Vural, K
    Buchin, M
    INFRARED TECHNOLOGY AND APPLICATIONS XXV111, PTS 1 AND 2, 2003, 4820 : 525 - 534