Process development of electroplate bumping for ULSI flip chip technology

被引:11
|
作者
Kiumi, R [1 ]
Yoshioka, J [1 ]
Kuriyama, F [1 ]
Saito, N [1 ]
Shimoyama, M [1 ]
机构
[1] Ebara Res CO LTD, Precis Machinery Grp, Fujisawa, Kanagawa 2518502, Japan
关键词
D O I
10.1109/ECTC.2002.1008176
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For flip-chip packaging applications, a fine pitch bump process on LSI wafers is required due to increased chip circuit density, operating speed, and performance. Plating process is suitable for making the fine pitch bumps with high-speed deposition and high reliability. At the same time, lead-free processes, for electronic devices and components, are required in several years to address environmental concerns. Also, high-speed bumping processes have to be developed for mass production; low cost, small footprint, and high throughput. Ebara has developed electroplating technologies for eutectic Sn-Pb solder, high lead solder, lead-free solder, and copper stud bumps on silicon wafers with higher deposition rates. The bumps were fabricated as column or mushroom type using resist plating masks, such as negative, positive spin-on, and dry film photo resists. The thickness of photo resist used was in the range of 50mum to 120mum, the diameter of the pattern was in the range of 70mum. to 250mum, and the aspect ratio of resist patterns was in the range of 0.5 to 1.5. Ebara's electroplating processes were carried out using appropriate plating solutions and anodes with high plating rates from 0.5mum/min to 5.5mum/min, depending on the material deposited. The results show that Ebara's processes are suitable for mass production, with well-controlled bump geometry and composition over the entire wafer. In this paper, Ebara will describe the processes and results on bump properties, such as composition, melting point, and microstructure.
引用
收藏
页码:711 / 716
页数:4
相关论文
共 50 条
  • [21] Technical challenges of stencil printing technology for ultra fine pitch flip chip bumping
    Manessis, D
    Patzelt, R
    Nieland, S
    Ostmann, A
    Aschenbrenner, R
    Reichl, H
    [J]. 2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 727 - 732
  • [22] New process of electroplate Sn bumping on TSV without a PR mould for 3D-chip stacking
    Jiheon Jun
    Inrak Kim
    Jaepil Jung
    Y. Norman Zhou
    [J]. Metals and Materials International, 2011, 17 : 631 - 635
  • [23] Technical challenges of stencil printing technology for ultra fine pitch flip chip bumping
    Manessis, D
    Patzelt, R
    Ostmann, A
    Aschenbrenner, R
    Reichl, H
    [J]. MICROELECTRONICS RELIABILITY, 2004, 44 (05) : 797 - 803
  • [24] Ball bumping and coining operations for tab and flip chip
    Levine, L
    [J]. 3RD INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS - PROCESSES, PROPERTIES, AND INTERFACES - PROCEEDINGS, 1997, : 110 - 112
  • [25] Advances in thick photoresists for flip-chip bumping
    Doki, K
    [J]. SOLID STATE TECHNOLOGY, 2005, 48 (08) : 47 - +
  • [26] Ball bumping and coining operations for TAB and Flip Chip
    Levine, L
    [J]. 47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 265 - 267
  • [27] Laser-assisted bumping for flip chip assembly
    Wang, CH
    Holmes, AS
    Gao, S
    [J]. IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2001, 24 (02): : 109 - 114
  • [28] Ball bumping and coining operations for tab and flip chip
    Levine, Lee
    [J]. Proceedings of the International Symposium and Exhibition on Advanced Packaging Materials Processes, Properties and Interfaces, 1997, : 110 - 112
  • [29] Advancements in bumping technologies for flip chip and WLCSP packaging
    Manessis, Dionysios
    Patzelt, Rainer
    Ostmann, Andreas
    Reichl, Herbert
    [J]. 2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 145 - +
  • [30] Flip chip solder bumping using solder pastes
    Elenius, P
    [J]. 1ST 1997 IEMT/IMC SYMPOSIUM, 1997, : 116 - 121