Alleviation of Negative-Bias Temperature Instability in Si p-FinFETs With ALD W Gate-Filling Metal by Annealing Process Optimization

被引:2
|
作者
Zhou, Longda [1 ,2 ]
Liu, Qianqian [1 ]
Yang, Hong [1 ,2 ]
Ji, Zhigang [3 ]
Xu, Hao [1 ]
Wang, Guilei [1 ,2 ]
Simoen, Eddy [4 ]
Jiang, Haojie [1 ]
Luo, Ying [1 ]
Kong, Zhenzhen [1 ]
Bai, Guobin [1 ]
Luo, Jun [1 ,2 ]
Yin, Huaxiang [1 ,2 ]
Zhao, Chao [1 ,2 ]
Wang, Wenwu [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
[3] Shanghai Jiao Tong Univ, Natl Key Lab Sci & Technol Micro Nano Fabricat, Shanghai 200240, Peoples R China
[4] IMEC, Unit Proc Modules Dept, B-3001 Leuven, Belgium
基金
中国国家自然科学基金;
关键词
Reliability; negative-bias temperature instability (NBTI); Si p-FinFETs; post-metallization annealing; ALD W gate-filling metal; trap generation; ATOMIC LAYER DEPOSITION; STRESS; RELIABILITY; RECOVERY; KINETICS; CMOS;
D O I
10.1109/JEDS.2021.3057662
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we present an experimental study on the impact of post-metallization annealing conditions on the negative-bias temperature instability (NBTI) of Si p-channel fin field-effect transistors (p-FinFETs) with atomic layer deposition tungsten (ALD W) as the gate-filling metal. The effects of annealing conditions on the tensile stress of the W film, impurity element concentration in the gate stack, fresh interface quality, threshold voltage shift (Delta V-T), pre-existing traps (Delta N-HT), generated traps, and their relative contributions were studied. The time exponents of Delta V-T, the impacts of stress bias and temperature on NBTI degradation, and the recovery kinetics of the generated traps were analyzed. For devices with a B2H6-based W-filling metal, a 34% reduction in the fresh interface states, reduced Delta V-T, and a 29% improvement in the operation overdrive voltage could be achieved by optimizing the annealing conditions. The NBTI is alleviated mainly because of the reduction in the generated traps, while the energy distribution of Delta N-HT is insensitive to the annealing conditions. Furthermore, the relative contribution of the generated bulk insulator traps to the total number of generated traps could be reduced by optimizing the annealing conditions.
引用
收藏
页码:229 / 235
页数:7
相关论文
共 40 条
  • [1] Negative Bias Temperature Instability in p-FinFETs With 45° Substrate Rotation
    Cho, Moonju
    Ritzenthaler, Romain
    Krom, Raymond
    Higuchi, Yuichi
    Kaczer, Ben
    Chiarella, Thomas
    Boccardi, Guillaume
    Togo, Mitsuhiro
    Horiguchi, Naoto
    Kauerauf, Thomas
    Groeseneken, Guido
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (10) : 1211 - 1213
  • [2] Negative-bias temperature instability cure by process optimization
    Scarpa, Andrea
    Ward, Derek
    Dubois, Jerome
    van Marwijk, Leo
    Gausepohl, Steven
    Campos, Richard
    Sim, Kwang Ye
    Cacciato, Antonio
    Kho, Ramun
    Bolt, Mike
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (06) : 1331 - 1339
  • [3] Understanding Frequency Dependence of Trap Generation Under AC Negative Bias Temperature Instability Stress in Si p-FinFETs
    Zhou, Longda
    Zhang, Qingzhu
    Yang, Hong
    Ji, Zhigang
    Zhang, Zhaohao
    Liu, Qianqian
    Xu, Hao
    Tang, Bo
    Simoen, Eddy
    Ma, Xueli
    Wang, Xiaolei
    Li, Yongliang
    Yin, Huaxiang
    Luo, Jun
    Zhao, Chao
    Wang, Wenwu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2020, 41 (07) : 965 - 968
  • [4] Negative-Bias Temperature Instability of p-GaN Gate GaN-on-Si Power Devices
    Yang, Wen
    Yuan, Jiann-Shiun
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (02) : 217 - 222
  • [5] Mechanism for nitrogen-originated negative-bias temperature instability in a MOSFET with a Si-oxynitride gate dielectric
    Lee, Eun-Cheol
    Ju, Heongkyu
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2008, 52 (02) : 337 - 341
  • [6] Recovery Behavior of Interface Traps After Negative Bias Temperature Instability Stress in p-FinFETs Featuring Fast Trap Characterization Technique
    Zhou, Longda
    Zhang, Qingzhu
    Yang, Hong
    Ji, Zhigang
    Wang, Guilei
    Liu, Qianqian
    Tang, Bo
    Gao, Rui
    Simoen, Eddy
    Yin, Huaxiang
    Zhao, Chao
    Du, Anyan
    Luo, Jun
    Wang, Wenwu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4251 - 4258
  • [7] Comparative study on NBTI kinetics in Si p-FinFETs with B2H6-based and SiH4-based atomic layer deposition tungsten (ALD W) filling metal
    Zhou, Longda
    Wang, Guilei
    Yin, Xiaogen
    Ji, Zhigang
    Liu, Qianqian
    Xu, Hao
    Yang, Hong
    Simoen, Eddy
    Wang, Xiaolei
    Ma, Xueli
    Li, Yongliang
    Kong, Zhenzhen
    Jiang, Haojie
    Luo, Ying
    Yin, Huaxiang
    Zhao, Chao
    Wang, Wenwu
    [J]. MICROELECTRONICS RELIABILITY, 2020, 107
  • [8] Physical mechanism and gate insulator material dependence of generation and recovery of negative-bias temperature instability in p-MOSFETs
    Varghese, Dhanoop
    Gupta, Gaurav
    Lakkimsetti, Leela Madhav
    Saha, Dipankar
    Ahmed, Khaled
    Nouri, Faran
    Mahapatra, Souvik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) : 1672 - 1680
  • [9] Comparison of NBTI kinetics in RMG Si p-FinFETs featuring Atomic Layer Deposition Tungsten (ALD W) Filling Metal Using B2H6 and SiH4 Precursors
    Zhou, Longda
    Wang, Guilei
    Yin, Xiaogen
    Tang, Bo
    Liu, Qianqian
    Ji, Zhigang
    Xu, Hao
    Kong, Zhenzhen
    Jiang, Haojie
    Luo, Ying
    Simoen, Eddy
    Yang, Hong
    Yin, Huaxiang
    Du, Anyan
    Zhu, Huilong
    Zhao, Chao
    Wang, Wenwu
    Ye, Tianchun
    [J]. 2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [10] Anomalous Gate Current Hump after Dynamic Negative Bias Stress and Negative-Bias Temperature-Instability in p-MOSFETs with HfxZr1-xO2 and HfO2/Metal Gate Stacks
    Ho, Szu-Han
    Chang, Ting-Chang
    Wu, Chi-Wei
    Lo, Wen-Hung
    Chen, Ching-En
    Tsai, Jyun-Yu
    Chen, Hua-Mao
    Liu, Guan-Ru
    Tseng, Tseung-Yuen
    Cheng, Osbert
    Huang, Cheng-Tung
    Chen, Daniel
    Sze, Simon M.
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2013, 2 (09) : Q187 - Q191