Alleviation of Negative-Bias Temperature Instability in Si p-FinFETs With ALD W Gate-Filling Metal by Annealing Process Optimization

被引:2
|
作者
Zhou, Longda [1 ,2 ]
Liu, Qianqian [1 ]
Yang, Hong [1 ,2 ]
Ji, Zhigang [3 ]
Xu, Hao [1 ]
Wang, Guilei [1 ,2 ]
Simoen, Eddy [4 ]
Jiang, Haojie [1 ]
Luo, Ying [1 ]
Kong, Zhenzhen [1 ]
Bai, Guobin [1 ]
Luo, Jun [1 ,2 ]
Yin, Huaxiang [1 ,2 ]
Zhao, Chao [1 ,2 ]
Wang, Wenwu [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
[3] Shanghai Jiao Tong Univ, Natl Key Lab Sci & Technol Micro Nano Fabricat, Shanghai 200240, Peoples R China
[4] IMEC, Unit Proc Modules Dept, B-3001 Leuven, Belgium
基金
中国国家自然科学基金;
关键词
Reliability; negative-bias temperature instability (NBTI); Si p-FinFETs; post-metallization annealing; ALD W gate-filling metal; trap generation; ATOMIC LAYER DEPOSITION; STRESS; RELIABILITY; RECOVERY; KINETICS; CMOS;
D O I
10.1109/JEDS.2021.3057662
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we present an experimental study on the impact of post-metallization annealing conditions on the negative-bias temperature instability (NBTI) of Si p-channel fin field-effect transistors (p-FinFETs) with atomic layer deposition tungsten (ALD W) as the gate-filling metal. The effects of annealing conditions on the tensile stress of the W film, impurity element concentration in the gate stack, fresh interface quality, threshold voltage shift (Delta V-T), pre-existing traps (Delta N-HT), generated traps, and their relative contributions were studied. The time exponents of Delta V-T, the impacts of stress bias and temperature on NBTI degradation, and the recovery kinetics of the generated traps were analyzed. For devices with a B2H6-based W-filling metal, a 34% reduction in the fresh interface states, reduced Delta V-T, and a 29% improvement in the operation overdrive voltage could be achieved by optimizing the annealing conditions. The NBTI is alleviated mainly because of the reduction in the generated traps, while the energy distribution of Delta N-HT is insensitive to the annealing conditions. Furthermore, the relative contribution of the generated bulk insulator traps to the total number of generated traps could be reduced by optimizing the annealing conditions.
引用
收藏
页码:229 / 235
页数:7
相关论文
共 40 条
  • [31] Carrier mobility characteristics and negative bias temperature instability reliability in strained-Si p-type metal-oxide-semiconductor field-effect transistors
    Pan, Tung-Ming
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2006, 9 (12) : G351 - G353
  • [32] The Impact of Pre/Post-metal Deposition Annealing on Negative-Bias-Temperature Instability in HfO2 Stack p-Channel Metal-Oxide-Semiconductor Field Effect Transistors
    Lu, Ying-Hsin
    Chang, Ting-Chang
    Ho, Szu-Han
    Chen, Ching-En
    Tsai, Jyun-Yu
    Liu, Kuan-Ju
    Liu, Xi-Wen
    Tseng, Tseung-Yuen
    Cheng, Osbert
    Huang, Cheng-Tung
    Lu, Ching-Sen
    ECS SOLID STATE LETTERS, 2015, 4 (08) : Q37 - Q39
  • [33] Effect of etch stop layer stress on negative bias temperature instability of deep submicron p-type metal-oxide-semiconductor field effect transistors with dual gate oxide
    Chen, Ming-Shing
    Fang, Yean-Kuen
    Lee, Tung-Hsing
    Lin, Chien-Ting
    Chiang, Yen-Ting
    Ko, Joe
    Sheu, Yau Kae
    Shen, Tsong Lin
    Liao, Wen Yi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2624 - 2627
  • [34] Threshold voltage shift and drain current degradation by negative bias temperature instability in Si (110) p-channel metal-oxide-semiconductor field-effect transistor
    Ota, K.
    Saitoh, M.
    Nakabayashi, Y.
    Ishihara, T.
    Uchida, K.
    Numata, T.
    APPLIED PHYSICS LETTERS, 2012, 100 (21)
  • [35] Fabrication and Negative Bias Temperature Instability (NBTI) Study on Ge0.97Sn0.03 P-MOSFETs with Si2H6 Passivation and HfO2 High-k and TaN Metal Gate
    Gong, Xiao
    Su, Shaojian
    Liu, Bin
    Wang, Lanxiang
    Wang, Wei
    Yang, Yue
    Cheng, Ran
    Kong, Eugene
    Cheng, Buwen
    Han, Genquan
    Yeo, Yee-Chia
    SIGE, GE, AND RELATED COMPOUNDS 5: MATERIALS, PROCESSING, AND DEVICES, 2012, 50 (09): : 949 - 956
  • [36] Effect of Nitrogen Concentration on Low-Frequency Noise and Negative Bias Temperature Instability of p-Channel Metal-Oxide-Semiconductor Field-Effect Transistors with Nitrided Gate Oxide
    Han, In-Shik
    Kwon, Hyuk-Min
    Bok, Jung-Deuk
    Kwon, Sung-Kyu
    Jung, Yi-Jung
    Choi, Woon-il
    Choi, Deuk-Sung
    Lim, Min-Gyu
    Chung, Yi-Sun
    Lee, Jung-Hwan
    Lee, Ga-Won
    Lee, Hi-Deok
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (10)
  • [37] Interface trap and oxide charge generation under negative bias temperature instability of p -channel metal-oxide-semiconductor field-effect transistors with ultrathin plasma-nitrided SiON gate dielectrics
    Zhu, Shiyang
    Nakajima, Anri
    Ohashi, Takuo
    Miyake, Hideharu
    Journal of Applied Physics, 2005, 98 (11):
  • [38] Bulk and interface trap generation under negative bias temperature instability stress of p-channel metal-oxide-semiconductor field-effect transistors with nitrogen and silicon incorporated HfO2 gate dielectrics
    Choi, Changhwan
    Lee, Jack C.
    APPLIED PHYSICS LETTERS, 2011, 98 (06)
  • [39] Characteristics of Gate Current Random Telegraph Signal Noise in SiON/HfO2/TaN p-Type Metal-Oxide-Semiconductor Field-Effect Transistors under Negative Bias Temperature Instability Stress Condition
    Zhang, Liangliang
    Liu, Changze
    Wang, Runsheng
    Huang, Ru
    Yu, Tao
    Zhuge, Jing
    Kirsch, Paul
    Tseng, Hsing-Huang
    Wang, Yangyuan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
  • [40] Interface trap and oxide charge generation under negative bias temperature instability of p-channel metal-oxide-semiconductor field-effect transistors with ultrathin plasma-nitrided SiON gate dielectrics -: art. no. 114504
    Zhu, SY
    Nakajima, A
    Ohashi, T
    Miyake, H
    JOURNAL OF APPLIED PHYSICS, 2005, 98 (11)