Modeling the Influence of Interface Traps on the Transfer Characteristics of In As Tunnel-FETs and MOSFETs

被引:0
|
作者
Pala, M. G. [1 ]
Esseni, D. [2 ]
机构
[1] Grenoble INP, IMEP LAHC, 3 Parvis Louis Neel, F-38016 Grenoble, France
[2] Univ Udine, DIEGM 2, I-33100 Udine, Italy
关键词
D O I
10.1149/06102.0237ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We present a numerical study based on a full quantum transport model to investigate the effects of interface traps in nanowire InAs Tunnel-FETs and MOSFETs by varying the trap energy level, its position and the working temperature. Our 3-D self-consistent simulations show that in Tunnel-FETs even a single trap can deteriorate the inverse subthreshold slope of a nanowire InAs Tunnel-FET; shallow traps have the largest impact on subthreshold slope; and the inelastic phonon-assisted tunneling through interface traps results in a temperature dependence of the Tunnel-FET characteristics. The impact of traps on the IV characteristics of MOSFETs is instead less dramatic, and the traps induced degradation of the subthreshold swing can be effectively contrasted by an aggressive oxide thickness scaling. Finally, we present a comparative analysis of the impact of interface traps on the performance variability of nanowire InAs Tunnel-FETs and MOSFETs by considering random distributions of traps.
引用
收藏
页码:237 / 251
页数:15
相关论文
共 50 条
  • [21] Two-dimensional Physics-based Modeling of Electrostatics and Band-to-Band Tunneling in Tunnel-FETs
    Graef, Michael
    Holtij, Thomas
    Hain, Franziska
    Kloes, Alexander
    Iniguez, Benjamin
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 81 - 85
  • [22] Calibrated multi-subband Monte Carlo modeling of tunnel-FETs in silicon and III-V channel materials
    Revelant, A.
    Palestri, P.
    Osgnach, P.
    Semi, L.
    SOLID-STATE ELECTRONICS, 2013, 88 : 54 - 60
  • [23] Quantifying the Impact of Gate Efficiency on Switching Steepness of Quantum-Well Tunnel-FETs: Experiments, Modeling, and Design Guidelines
    Yu, Tao
    Radhakrishna, Ujwal
    Hoyt, Judy L.
    Antoniadis, Dimitri A.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [24] Investigation of Line-edge Roughness Effects on Electrical Characteristics of Nanowire Tunnel FETs and MOSFETs
    Kim, Jang Hyun
    Lee, Min Gyu
    Shin, Seong-Su
    Kim, Sangwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (01) : 41 - 46
  • [25] The Impact of Hetero-junction and Oxide-interface Traps on the Performance of InAs/Si Tunnel FETs
    Schenk, Andreas
    Sant, Saurabh
    Moselund, Kirsten
    Riel, Heike
    2017 17TH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2017, : 27 - 30
  • [26] Noise behavior of vertical tunnel FETs under the influence of interface trap states
    Wangkheirakpam, Vandana Devi
    Bhowmick, Brinda
    Pukhrambam, Puspa Devi
    MICROELECTRONICS JOURNAL, 2021, 114
  • [27] Influence of the ferroelectric-electrode interface on the characteristics of MFIS-FETs
    Zhang, J.
    Tang, M. H.
    Tang, J. X.
    Yang, F.
    Xu, H. Y.
    Zhao, W. F.
    Zhou, Y. C.
    SOLID-STATE ELECTRONICS, 2009, 53 (06) : 563 - 566
  • [28] Effect of interface states on sub-threshold response of III-V MOSFETs, MOS HEMTs and tunnel FETs
    Kao, W. C.
    Ali, A.
    Hwang, E.
    Mookerjea, S.
    Datta, S.
    SOLID-STATE ELECTRONICS, 2010, 54 (12) : 1665 - 1668
  • [29] An Iterative Surface Potential Algorithm Including Interface Traps for Compact Modeling of SiC-MOSFETs
    Albrecht, M.
    Kluepfel, F. J.
    Erlbacher, T.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 855 - 862
  • [30] In0.53Ga0.47As/GaAs0.5Sb0.5 Quantum-Well Tunnel-FETs With Tunable Backward Diode Characteristics
    Yu, Tao
    Teherani, James T.
    Antoniadis, Dimitri A.
    Hoyt, Judy L.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (12) : 1503 - 1505