Adaptive Guardband Scheduling to Improve System-Level Efficiency of the POWER7+

被引:34
|
作者
Zu, Yazhou [1 ]
Lefurgy, Charles R. [2 ]
Leng, Jingwen [1 ]
Halpern, Matthew [1 ]
Floyd, Michael S. [2 ]
Reddi, Vijay Janapa [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
[2] IBM Corp, New York, NY USA
基金
美国国家科学基金会;
关键词
operating margin; di/dt effect; voltage drop; energy efficiency; scheduling;
D O I
10.1145/2830772.2830824
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The traditional guardbanding approach to ensure processor reliability is becoming obsolete because it always over-provisions voltage and wastes a lot of energy. As a next-generation alternative, adaptive guardbanding dynamically adjusts chip clock frequency and voltage based on timing margin measured at runtime. With adaptive guardbanding, voltage guardband is only provided when needed, thereby promising significant energy efficiency improvement. In this paper, we provide the first full-system analysis of adaptive guardbanding's implications using a POWER7+ multicore. On the basis of a broad collection of hardware measurements, we show the benefits of adaptive guardbanding in a practical setting are strongly dependent upon workload characteristics and chip-wide multicore activity. A key finding is that adaptive guardbanding's benefits diminish as the number of active cores increases, and they are highly dependent upon the workload running. Through a series of analysis, we show these high-level system effects are the result of interactions between the application characteristics, architecture and the underlying voltage regulator module's loadline effect and IR drop effects. To that end, we introduce adaptive guardband scheduling to reclaim adaptive guardbanding's efficiency under different enterprise scenarios. Our solution reduces processor power consumption by 6.2% over a highly optimized system, effectively doubling adaptive guardbanding's original improvement. Our solution also avoids malicious workload mappings to guarantee application QoS in the face of adaptive guardbanding hardware's variable performance.
引用
收藏
页码:308 / 321
页数:14
相关论文
共 50 条
  • [21] System-level power optimization: Techniques and tools
    Benini, Luca
    De Micheli, Giovanni
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 1999, : 288 - 293
  • [22] Comparing system-level power management policies
    Lu, Y.-H.
    De Micheli, G.
    IEEE Design and Test of Computers, 2001, 18 (02): : 10 - 19
  • [23] System-level I/O power modeling
    Pinello, WP
    Patel, PR
    Li, YL
    MICROELECTRONIC YIELD, RELIABILITY, AND ADVANCED PACKAGING, 2000, 4229 : 217 - 220
  • [24] System-level power optimization: Techniques and tools
    Benini, L
    De Micheli, G
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2000, 5 (02) : 115 - 192
  • [25] System-level power management for mobile devices
    i Creus, Gerard Bosch
    Niska, Petri
    2007 CIT: 7TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 799 - 804
  • [26] Hierarchical Adaptive Distributed System-level Diagnosis algorithm
    Federal Univ of Parana, Curitiba, Brazil
    IEEE Trans Comput, 1 (34-45):
  • [27] A hierarchical adaptive distributed system-level diagnosis algorithm
    Duarte, EP
    Nanya, T
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (01) : 34 - 45
  • [28] System-level performance of cellular multihop relaying with multiuser scheduling
    Charafeddine, Mohamad
    Oyman, Ozgur
    Sandhu, Sumeet
    2007 41ST ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, VOLS 1 AND 2, 2007, : 631 - +
  • [29] Adaptive optimisation methods in system-level bridge management
    Liu, Haotian
    Madanat, Samer
    STRUCTURE AND INFRASTRUCTURE ENGINEERING, 2015, 11 (07) : 884 - 896
  • [30] Scheduling of transactions for system-level test-case generation
    Emek, R
    Naveh, Y
    EIGHTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2003, : 149 - 154