Cone Resynthesis ECO Methodology for Multi-Million Gate Designs

被引:1
|
作者
Raman, Suresh [1 ]
Lubyanitsky, Mike [2 ]
机构
[1] Intel Technol India Pvt Ltd, Bangalore, Karnataka, India
[2] Intel Corp, Santa Clara, CA 95052 USA
关键词
Engineering change order (ECO); formal verification; cut point; cone synthesis; placement; routing;
D O I
10.1109/VLSI.Design.2009.28
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we talk about techniques to incrementally resynthesize logic cones within a large design impacted by multiple RTL changes in order to accommodate a late functional ECO. In design methodologies where the RTL is hierarchical and the post route netlist is flat, mapping a change in the behavioral description to the post layout netlist is very complicated and may not even be feasible if the RTL is not written in a synthesis friendly manner. We try to attack this problem by introducing a technique that causes minimum perturbation to the gate level netlist, thereby retaining to a large degree, the goodness metrics of timing convergence, routability and layout cleanliness that were achieved during the various design milestones. This paper talks about the cone resynthesis ECO methodology in detail and highlights its usefulness during tight product deliverable schedules.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [1] Mapping multi-million gate SoCs on FPGAs: Industrial methodology and experience
    Krupnova, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1236 - 1241
  • [2] Virtual hierarchical design representations for distributed optimization of multi-million gate designs
    Nguyen, T
    Shi, KJ
    16th International Conference on Application-Specific Systems, Architecture and Processors, Proceedings, 2005, : 204 - 209
  • [3] Virtual hierarchical design representations for distributed optimization of multi-million gate designs
    Nguyen, T
    Shi, KJ
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 225 - 228
  • [4] Floorplan design for multi-million gate FPGAs
    Cheng, L
    Wong, MDF
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 292 - 299
  • [5] Specification and design of multi-million gate SOCs
    Chandra, R
    Henkel, J
    Panda, PR
    Parameswaran, S
    Ramachandran, L
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 18 - 19
  • [6] Going mobile: The next horizon for multi-million gate designs in the semi-conductor industry
    Berthet, C
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 375 - 378
  • [7] Multi-million gate FPGA physical design challenges
    Wang, MG
    Ranjan, A
    Raje, S
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 891 - 898
  • [8] A novel cell-based heuristic method for leakage reduction in multi-million gate VLSI designs
    Gupta, Sandeep
    Singh, Jaya
    Roy, Abhijit
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 526 - 530
  • [9] Constraint Analysis and Debugging for Multi-Million Instance SoC Designs
    Fei, Long
    Mize, Loa
    Moon, Cho
    Mullen, Bill
    Singhal, Sonia
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 422 - 427
  • [10] A Multi-Million Godsend Painting
    David
    文化交流, 2004, (02) : 1 - 1