Cone Resynthesis ECO Methodology for Multi-Million Gate Designs

被引:1
|
作者
Raman, Suresh [1 ]
Lubyanitsky, Mike [2 ]
机构
[1] Intel Technol India Pvt Ltd, Bangalore, Karnataka, India
[2] Intel Corp, Santa Clara, CA 95052 USA
关键词
Engineering change order (ECO); formal verification; cut point; cone synthesis; placement; routing;
D O I
10.1109/VLSI.Design.2009.28
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we talk about techniques to incrementally resynthesize logic cones within a large design impacted by multiple RTL changes in order to accommodate a late functional ECO. In design methodologies where the RTL is hierarchical and the post route netlist is flat, mapping a change in the behavioral description to the post layout netlist is very complicated and may not even be feasible if the RTL is not written in a synthesis friendly manner. We try to attack this problem by introducing a technique that causes minimum perturbation to the gate level netlist, thereby retaining to a large degree, the goodness metrics of timing convergence, routability and layout cleanliness that were achieved during the various design milestones. This paper talks about the cone resynthesis ECO methodology in detail and highlights its usefulness during tight product deliverable schedules.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条