NoC Architectures for Silicon Interposer Systems

被引:60
|
作者
Jerger, Natalie Enright [1 ]
Kannan, Ajaykumar [1 ]
Li, Zimo [1 ]
Loh, Gabriel H. [2 ]
机构
[1] Univ Toronto, Edward S Rogers Dept Elect & Comp Engn, Toronto, ON M5S 1A1, Canada
[2] Adv Micro Devices Inc, AMD Res, Sunnyvale, CA 94088 USA
关键词
D O I
10.1109/MICRO.2014.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Silicon interposer technology ("2.5D" stacking) enables the integration of multiple memory stacks with a processor chip, thereby greatly increasing in-package memory capacity while largely avoiding the thermal challenges of 3D stacking DRAM on the processor. Systems employing interposers for memory integration use the interposer to provide point-to-point interconnects between chips. However, these interconnects only utilize a fraction of the interposer's overall routing capacity, and in this work we explore how to take advantage of this otherwise unused resource. We describe a general approach for extending the architecture of a network-on-chip (NoC) to better exploit the additional routing resources of the silicon interposer. We propose an asymmetric organization that distributes the NoC across both a multi-core chip and the interposer, where each sub-network is different from the other in terms of the traffic types, topologies, the use or non-use of concentration, direct vs. indirect network organizations, and other network attributes. Through experimental evaluation, we show that exploiting the otherwise unutilized routing resources of the interposer can lead to significantly better performance.
引用
下载
收藏
页码:458 / 470
页数:13
相关论文
共 50 条
  • [21] Resonant Clock Synchronization With Active Silicon Interposer for Multi-Die Systems
    Kuttappa, Ragh
    Taskin, Baris
    Lerner, Scott
    Pano, Vasil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (04) : 1636 - 1645
  • [22] Silicon Interposer with Embedded Microfluidic Cooling for High-Performance Computing Systems
    Zheng, Li
    Zhang, Yang
    Zhang, Xuchen
    Bakir, Muhamad S.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 828 - 832
  • [23] ASYNCHRONOUS NOC ARCHITECTURES AND SYNTHESIS TOOL FLOWS
    不详
    IEEE MICRO, 2021, 41 (01) : 71 - 71
  • [24] Performance Comparison of Asynchronous NoC Router Architectures
    Kunthara, Rose George
    James, Rekha K.
    INTERNATIONAL CONFERENCE ON COMPUTER NETWORKS AND COMMUNICATION TECHNOLOGIES (ICCNCT 2018), 2019, 15 : 649 - 659
  • [25] Exploiting antenna directivity in wireless NoC architectures
    Mineo, Andrea
    Palesi, Maurizio
    Ascia, Giuseppe
    Catania, Vincenzo
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 59 - 66
  • [26] Performance Evaluation of NoC Architectures for Parallel Workloads
    Freitas, Henrique C.
    Alves, Marco A. Z.
    Schnorr, Lucas M.
    Navaux, Philippe O. A.
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 87 - 87
  • [27] Survey of network on chip (NoC) architectures & contributions
    Agarwal, Ankur
    Iskander, Cyril
    Shankar, Ravi
    Journal of Engineering, Computing and Architecture, 2009, 3 (01):
  • [28] Overcoming and Analyzing the Bottleneck of Interposer Network in 2.5D NoC Architecture
    Li, Chen
    Wang, Zicong
    Wang, Lu
    Ma, Sheng
    Guo, Yang
    ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 40 - 47
  • [29] An analytical model for reliability evaluation of NoC architectures
    Dalirsani, Atefe
    Hosseinabady, Mohammad
    Navabi, Zainalabedin
    13TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM PROCEEDINGS, 2007, : 49 - 54
  • [30] Review of NoC-Based FPGAs Architectures
    Salaheldin, Alaa
    Abdallah, Karim
    Gamal, Noha
    Mostafa, Hassan
    2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,