Impact of gate workfunction on device performance at the 50 nm technology node

被引:162
|
作者
De, I [1 ]
Johri, D [1 ]
Srivastava, A [1 ]
Osburn, CM [1 ]
机构
[1] N Carolina State Univ, Dept Elect Engn, Ctr Adv Elect Mat Proc, Raleigh, NC 27695 USA
基金
美国国家科学基金会;
关键词
gate workfunction; super steep retrograde; channel engineering;
D O I
10.1016/S0038-1101(99)00323-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The optimal gate electrode workfunction was determined for the 50 nm technology node using a simulation strategy that takes into account the impact of short-channel effects on device performance in uniformly doped and super-steep-retrograde doped channels in conventional and dynamic threshold operation. Classical device simulations suggest that the optimal workfunction is such that the gate Fermi level is 0.2 eV below (above) the conduction (valence) band edge of silicon for NMOS (PMOS) devices. However, when quantum mechanical effects are taken into account, the optimal workfunction is such that the gate Fermi level coincides with the conduction (valence) band edge. Midgap gates are not viable because the resulting short-channel effects are too severe. In a surrounding-gate transistor the optimal workfunction is attained when the gate Fermi level is 0.35 eV below (above) the conduction (valence) band edge in NMOS (PMOS) device. Midgap gates are not viable because the resulting threshold voltage is too high and cannot be reduced by lowering the substrate doping. (C) 2000 Published by Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:1077 / 1080
页数:4
相关论文
共 50 条
  • [1] The Impact of Stain Technology on FUSI Gate SOI CMOSFET and Device Performance Enhancement for 45nm node and Beyond
    Yeh, Wen-Kuan
    Wang, Jean-An
    Lin, Chien-Ting
    Cheng, Li-Wei
    Ma, Mike
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 130 - +
  • [2] Impact of Gate Metal Workfunction on Device Performance of Organic Thin Film Transistor
    Wondmagegn, Wudyalew T.
    Pieper, Ron J.
    [J]. PHYSICS AND TECHNOLOGY OF ORGANIC SEMICONDUCTOR DEVICES, 2010, 1115 : 91 - 96
  • [3] Fabrication technology and device performance of sub-50-nm-gate InP-based HEMTs
    Endoh, A
    Yamashita, Y
    Shinohara, K
    Higashiwaki, M
    Hikosaka, K
    Mimura, T
    Hiyamizu, S
    Matsui, T
    [J]. 2001 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, CONFERENCE PROCEEDINGS, 2001, : 448 - 451
  • [4] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    [J]. SILICON, 2022, 14 (16) : 10301 - 10311
  • [5] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    [J]. Silicon, 2022, 14 : 10301 - 10311
  • [6] Impact of interface layer and metal workfunction on device performance of ferroelectric junctionless cylindrical surrounding gate transistors
    Mehta, Hema
    Kaur, Harsupreet
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 194 - 205
  • [7] Impact of Line and Via Resistance on Device Performance at the 5nm Gate All Around Node and Beyond
    Lanzillo, Nicholas A.
    Motoyama, Koichi
    Hook, Terence
    Clevenger, Larry
    [J]. 2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 70 - 72
  • [8] Performance Evaluation of Stacked Gate Oxide/High K Spacers Based Gate All Around Device Architectures at 10 nm Technology Node
    Narula, Mandeep Singh
    Pandey, Archana
    [J]. SILICON, 2022, 14 (05) : 2397 - 2407
  • [9] Performance Evaluation of Stacked Gate Oxide/High K Spacers Based Gate All Around Device Architectures at 10 nm Technology Node
    Mandeep Singh Narula
    Archana Pandey
    [J]. Silicon, 2022, 14 : 2397 - 2407
  • [10] Gate workfunction engineering in bulk FinFETs for sub-50-nm DRAM cell transistors
    Park, Ki-Heung
    Lee, Jong-Ho
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (02) : 148 - 150