Design of CMOS ternary latches

被引:8
|
作者
Shou, Xiaoqiang [1 ]
Kalantari, Nader
Green, Michael M.
机构
[1] Linear Technol Corp, N Chelmsford, MA 01863 USA
[2] Starport Syst, Irvine, CA 92618 USA
[3] Univ Calif Irvine, Irvine, CA 92697 USA
基金
美国国家科学基金会;
关键词
CMOS digital integrated circuits; CMOS memory circuits; digital integrated circuits; integrated logic circuits; multi-valued logic circuits;
D O I
10.1109/TCSI.2006.885697
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design methodology of latches with three stable operating points. Open-loop analysis is used to obtain insight into how a conventional binary latch structure can be modified to yield a ternary latch. Four novel ternary latch structures, compatible with a standard CMOS process, are presented. Properties of each latch, including robustness of the ternary behavior, speed, and power dissipation, are described. Measurement results of four RS ternary flip-flops based on the proposed latch structures, fabricated in a standard 0.18-mu m CMOS process, are presented. Maximum operating frequency and skew tolerance are reported for each of the four latches.
引用
收藏
页码:2588 / 2594
页数:7
相关论文
共 50 条
  • [1] Testing and design of CMOS D-latches
    Aissi, C
    Olaniyan, J
    [J]. JOURNAL OF TESTING AND EVALUATION, 1997, 25 (01) : 52 - 60
  • [2] Design and comparison of CMOS Current Mode Logic Latches
    Usama, M
    Kwasniewski, T
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 353 - 356
  • [3] Design and Performance Evaluation of Radiation Hardened Latches for Nanoscale CMOS
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1315 - 1319
  • [4] Metastability of SOI CMOS latches
    Tretz, C
    Chuang, CT
    Terman, LM
    Anderson, CJ
    Zukowski, C
    [J]. 1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 162 - 163
  • [5] Ternary Reversible/Quantum Latches
    Hu, Zhengbing
    Yuriychuk, Ivan
    Deibuk, Vitaly
    [J]. 2017 IEEE FIRST UKRAINE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (UKRCON), 2017, : 904 - 907
  • [6] Metastability of SOI CMOS latches
    IBM T. J. Watson Research Center, Yorktown Heights, NY 10598, United States
    不详
    不详
    [J]. Int. J. Electron., 7 (807-813):
  • [7] CMOS circuit latches relays
    Maillet, J. C.
    [J]. EDN, 2010, 55 (22) : 40 - +
  • [8] Design of ultra high-speed CMOS CML buffers and latches
    Heydari, P
    Mohavavelu, R
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 208 - 211
  • [9] Ternary latches for TDDNL pipelined systems
    Herrfeld, A
    Hentschke, S
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1996, 80 (04) : 547 - 560
  • [10] Design of ultrahigh-speed low-voltage CMOS CML buffers and latches
    Heydari, P
    Mohanavelu, R
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (10) : 1081 - 1093