A power- and area-efficient SRAM core architecturt for super-parallel video processing

被引:0
|
作者
Miyakoshi, Junichi [1 ]
Murachi, Yuichiro [1 ]
Hamamoto, Masaki [1 ]
Iinuma, Takahiro [1 ]
Ishihara, Tomokazu [1 ]
Kawaguchi, Hiroshi
Yoshimoto, Masahiko
Matsuno, Tetsuro [2 ]
机构
[1] Kobe Univ, Grad Sch Sci & Technol, Kobe, Hyogo, Japan
[2] Kanazawa Univ, Grad Sch Sci & Technol, Kanazawa, Ishikawa, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
super-parallel video processing, we proposed a power- and area-efficient SRAM core architecture with a segmentation-free access, which means accessibility to arbitrary consecutive pixels, and horizontal/vertical access. To achieve these flexible accesses, a spirally-connected local-wordline select signal and multi-selection scheme in wordlines are proposed, so that extra X-decoders in the conventional muld-division SRAM can be eliminated. Consequently, the proposed SRAM reduces an area and power by 69% and 59%, respectively, when it is applied to a 128 parallel architecture. The proposed 160-kbit SRAM with 16-read ports (eight-division and 2-read port SRAM) is implemented to a search window buffer for an H.264 motion estimation processor core which dissipates 800 mu W for QCIF 15-fps in a 130-nm technology.
引用
收藏
页码:192 / +
页数:2
相关论文
共 36 条
  • [31] An Area- and Power-Efficient FIFO with Error-Reduced Data Compression for Image/Video Processing
    Zeinolabedin, Seyed Mohammad Ali
    Zhou, Jun
    Liu, Xin
    Kim, Tony T.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2277 - 2280
  • [32] Area-Efficient 60 GHz+18.9 dBm Power Amplifier with On-Chip Four-Way Parallel Power Combiner in 65-nm CMOS
    Farahabadi, Payam Masoumi
    Basaligheh, Ali
    Saffari, Parvaneh
    Moez, Kambiz
    JOURNAL OF INFRARED MILLIMETER AND TERAHERTZ WAVES, 2017, 38 (06) : 745 - 765
  • [33] Hetro8T: power and area efficient approximate heterogeneous 8T SRAM for H.264 video decoder
    Bharti, Pramod Kumar
    Surana, Neelam
    Mekie, Joycee
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (06): : 505 - 513
  • [34] Area-Efficient and Low Stand-By Power 1K-Byte Transmission-Gate-Based Non-Imprinting High-Speed Erase (TNIHE) SRAM
    Ho, Weng-Geng
    Ne, Kyaw Zwa Lwin
    Srinivas, N. Prashanth
    Chong, Kwen-Siong
    Kim, Tony Tae-Hyoung
    Gwee, Bah-Hwee
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 698 - 701
  • [35] A Charge-Domain Auto- and Cross-Correlation Based IR-UWB Receiver with Power- and Area-efficient PLL for 62.5ps Step Data Synchronization in 65nm CMOS
    Liu, Lechang
    Sakurai, Takayasu
    Takamiya, Makoto
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 27 - 28
  • [36] A 0.039 mm2 Inverter-Based 1.82 mW 68.6 dB-SNDR 10 MHz-BW CT-ΣΔ-ADC in 65 nm CMOS Using Power- and Area-Efficient Design Techniques
    Zeller, Sebastian
    Muenker, Christian
    Weigel, Robert
    Ussmueller, Thomas
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (07) : 1548 - 1560