A reconfigurable HW platform for high-speed digital test systems

被引:0
|
作者
Chiaberge, M [1 ]
Sansoe, C [1 ]
Amerio, D [1 ]
Gaudino, R [1 ]
Ferrero, V [1 ]
De Feo, V [1 ]
Ferrarese, L [1 ]
Garzella, R [1 ]
机构
[1] Politecn Torino, Dept Elect, I-10129 Turin, Italy
关键词
BER tester; high-speed bit rate; parallel data flow; flexible architecture; re-configurable hardware;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this work we present the study and the implementation of a Bit Error Rate Tester (BERT) for the performance analysis of digital communication systems with very high speed bit rate, up to 40 Gbit/s. A Bit Error Rate Tester is normally used to measure the most important performance parameter of a digital communication system that is the bit error probability. The approach to implement this system exploits some particular properties of the pseudo-random bit sequences: in fact the sequence generation and its reception will be implemented through algorithms with high parallelism. In this way we will have N parallel streams of data, each one with a bit rate of, for example, 40/N Gbit/s: with high parallelism we can avoid data processing architectures at high speed with remarkable lowest costs and much more easy implementation. The innovative aspect of this research is the development of a re-configurable platform with a flexible architecture for digital signal conditioning using state of the art programmable devices for very high-speed bit rate (from 1.25 Gbit/s to 40 Gbit/s). This platform is based on programmable devices such as DSP (Digital Signal Processor) and PLD (Programmable Logic Devices).
引用
收藏
页码:230 / 233
页数:4
相关论文
共 50 条
  • [1] High-speed GaAsSCFL digital test structures
    Markovic, H
    Maric, N
    Ceperic, V
    Baric, A
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 635 - 639
  • [2] DESIGN OF A HIGH-SPEED, RECONFIGURABLE DIGITAL RANK ORDER FILTER
    Toscano, George J.
    Saha, Pran K.
    Alam, A. H. M. Zahirul
    IIUM ENGINEERING JOURNAL, 2009, 10 (01): : 19 - 30
  • [3] Reconfigurable High-Speed Platform: Shifting the Paradigm in Education, Research and Engineering
    Tioh, Jin-Wei
    VanderHorn, Nathan
    Mina, Mani
    Weber, Robert J.
    Somani, Arun K.
    IEEE COMMUNICATIONS MAGAZINE, 2012, 50 (01) : 153 - 159
  • [4] RADIATION OF A SLOT IN HIGH-SPEED DIGITAL SYSTEMS
    Nicolaescu, Mircea
    Croitoru, Victor
    Tuta, Leontin
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2022, 67 (03): : 327 - 330
  • [5] LOCAL MEMORY FOR A HIGH-SPEED DIGITAL TEST SYSTEM
    BUSH, TS
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1977, 13 (02) : 222 - 222
  • [6] LOCAL MEMORY FOR A HIGH-SPEED DIGITAL TEST SYSTEM
    BUSH, TS
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1977, 26 (03) : 217 - 220
  • [7] A TEST TECHNIQUE FOR HIGH-SPEED SAMPLING SYSTEMS
    GARDNER, K
    STORY, M
    ELECTRONIC ENGINEERING, 1982, 54 (663): : 44 - &
  • [8] Reconfigurable portable antenna systems for high-speed wireless communication
    Bernhard, JT
    Huff, GH
    Feng, J
    Zhang, S
    Cung, G
    2003 IEEE TOPICAL CONFERENCE ON WIRELESS COMMUNICATION TECHNOLOGY, 2003, : 82 - 83
  • [9] Mapping a high-speed wireless communication function to the reconfigurable J-Platform
    Jain, VK
    11TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2000, : 103 - 108
  • [10] TOOL REQUIREMENTS FOR HIGH-SPEED DIGITAL-SYSTEMS
    RUBIN, LM
    COMPUTER DESIGN, 1992, 31 (08): : 97 - 97