A High Performance Reconfigurable Motion Estimation Hardware Architecture

被引:0
|
作者
Tasdizen, O. [1 ]
Kukner, H. [1 ]
Akin, A. [1 ]
Hamzaoglu, I. [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, TR-34956 Istanbul, Turkey
关键词
SEARCH ALGORITHM; PATTERN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Motion Estimation (ME) is the most computationally intensive part of video compression and video enhancement systems. For the recently available high definition frame sizes and high frame rates, the computational complexity of full search (FS) ME algorithm is prohibitively high, while the PSNR obtained by fast search ME algorithms is low. Therefore, in this paper, we propose a new A E algorithm and a high performance reconfigurable systolic A E hardware architecture for efficiently implementing this algorithm. The proposed A E algorithm performs up to three different granularity search iterations in different size search ranges based on the application requirements. Simulation results showed that the proposed ME algorithm performs very close to FS algorithm, even though it searches much fewer search locations than FS algorithm. It outperforms successful fast search ME algorithms by searching more search locations than these algorithms. The proposed reconfigurable ME hardware is implemented in VHDL and mapped to a low cost Xilinx XC3S1500-5 FPGA. It works at 130MHz and is capable of processing high definition and high frame rate video formats in real time. Therefore, it can be used in flat panel displays for frame rate conversion and de-interlacing, and in video encoders.
引用
收藏
页码:882 / 885
页数:4
相关论文
共 50 条
  • [21] High Performance Hardware Architectures for One Bit Transform Based Motion Estimation
    Akin, Abdulkadir
    Dogan, Yigit
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (02) : 941 - 949
  • [22] Hardware Efficient Architecture with Variable Block Size for Motion Estimation
    Shah, Nehal N.
    Singapuri, Harikrishna
    Dalal, Upena D.
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2016, 2016 (2016)
  • [23] An Adaptive Bilateral Motion Estimation Algorithm and its Hardware Architecture
    Akin, Abdulkadir
    Cetin, Mert
    Erbagci, Burak
    Karakaya, Ozgur
    Hamzaoglu, Ilker
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 207 - 212
  • [24] Hardware architecture design of a fast global motion estimation method
    Liang, Chaobing
    Sang, Hongshi
    Shen, Xubang
    MIPPR 2015: MULTISPECTRAL IMAGE ACQUISITION, PROCESSING, AND ANALYSIS, 2015, 9811
  • [25] An Adaptive Bilateral Motion Estimation Algorithm and its Hardware Architecture
    Akin, Abdulkadir
    Cetin, Mert
    Ozcan, Zafer
    Erbagci, Burak
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2012, 58 (02) : 712 - 720
  • [26] A high-performance VLSI architecture for maps criterion motion estimation
    Shieh, MD
    Sheu, MH
    Hsu, YC
    Sheu, JL
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1221 - 1224
  • [27] Multithreading on reconfigurable hardware: A performance evaluation approach of a multicore FPGA architecture
    Adam G.K.
    International Journal of High Performance Systems Architecture, 2021, 10 (02) : 105 - 116
  • [28] High-performance multigrid solvers in reconfigurable hardware
    Kasbah, Safaa J.
    Damaj, Issam W.
    WORLD CONGRESS ON ENGINEERING 2007, VOLS 1 AND 2, 2007, : 816 - +
  • [29] A Reconfigurable Hardware Architecture for Packet Processing
    Duan Tong
    Lan Julong
    Hu Yuxiang
    Liu Shiran
    CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (02) : 428 - 432
  • [30] A Reconfigurable Hardware Architecture for Packet Processing
    DUAN Tong
    LAN Julong
    HU Yuxiang
    LIU Shiran
    ChineseJournalofElectronics, 2018, 27 (02) : 428 - 432