High-voltage LDMOS transistors fully compatible with a deep-submicron 0.35 μm CMOS process

被引:9
|
作者
Santos, P. M.
Costa, Vitor
Gomes, M. C.
Borges, Beatriz
Lanca, Mario
机构
[1] Inst Telecomun, P-1049001 Lisbon, Portugal
[2] Univ Tecn Lisboa, Inst Super Tecn, P-1049001 Lisbon, Portugal
[3] Inst Super Engn Lisboa, P-1959007 Lisbon, Portugal
关键词
high-voltage CMOS; MOSFET switch; LDMOS;
D O I
10.1016/j.mejo.2006.09.015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents the design of LDMOS transistors fully compatible with a standard CMOs process, only requiring mask layout manipulation. A conventional 0.35 mu m CMOs process was elected to demonstrate the viability of the approach. The prototyped LDMOS transistor exhibits a breakdown voltage of 24V, which represents an improvement of 31% when compared with the high-voltage extended-drain NNIOS available in the process library, while other static parameters remain in the same range. Furthermore, this solution enables the CMOs integration of a high-voltage pass-transistor, as a consequence of the formation of an isolated lightly doped p-type region inside the n-well. (c) 2006 Elsevier Ltd. All rights reserved.
引用
收藏
页码:35 / 40
页数:6
相关论文
共 50 条
  • [31] High-Voltage Tolerant Circuit Design for Fully CMOS Compatible Multiple-Time Programmable Memories
    Huang, ChihYang
    Lin, Hongchin
    Wu, Chia-You
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1949 - 1952
  • [32] Threshold voltage model for deep-submicron fully depleted SOICMOS transistors including the effect of source/drain fringing fields into the buried oxide
    van Meer, H
    De Meyer, K
    [J]. SOLID-STATE ELECTRONICS, 2001, 45 (04) : 593 - 598
  • [33] Design and simulation of high-voltage CMOS devices compatible with standard CMOS technologies
    Liu, Kuiwei
    Han, Zhengsheng
    Qian, He
    Chen, Zerui
    Yu, Yang
    Rao, Jingshi
    Xian, Wenling
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2003, 24 (07): : 758 - 762
  • [34] A NOVEL CMOS-COMPATIBLE HIGH-VOLTAGE TRANSISTOR STRUCTURE
    PARPIA, Z
    MENA, JG
    SALAMA, CAT
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (12) : 1948 - 1952
  • [35] Analysis and modeling of quasi-saturation effect in high-voltage LDMOS transistors
    Wang Lei
    Yang, Steve
    [J]. ACTA PHYSICA SINICA, 2010, 59 (01) : 571 - 578
  • [36] ESD reliability of thinner gate oxide in deep-submicron low-voltage CMOS technology
    Ker, MD
    Wu, CY
    Chang, HH
    Huang, CC
    Wu, CN
    Yu, TL
    [J]. 1996 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 1996, : 98 - 101
  • [37] Design of High-Voltage devices in a fully implanted twin-well CMOS process
    Santos, PM
    Quaresma, H
    Silva, AP
    Lança, M
    [J]. ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 343 - 346
  • [38] Realizing high-voltage junction isolated LDMOS transistors with variation in lateral doping
    Hardikar, S
    Tadikonda, R
    Green, DW
    Vershinin, KV
    Narayanan, EMS
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (12) : 2223 - 2228
  • [39] High-Voltage LDMOS Transistors on an SOI Structure for Electronics That Operate in Extreme Conditions
    Babkin S.I.
    Volkov S.I.
    Glushko A.A.
    Morozov S.A.
    Novoselov A.S.
    Stolyarov A.A.
    [J]. Russian Microelectronics, 2020, 49 (04): : 285 - 294
  • [40] Optical and electrical simulations of radiation-hard photodiode in 0.35μm high-voltage CMOS technology
    Segmanovic, Filip
    Roger, Frederic
    Meinhard, Gerald
    Jonak-Auer, Ingrid
    Suligoj, Tomislav
    [J]. 2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 92 - 96