共 50 条
- [31] High-Voltage Tolerant Circuit Design for Fully CMOS Compatible Multiple-Time Programmable Memories [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1949 - 1952
- [33] Design and simulation of high-voltage CMOS devices compatible with standard CMOS technologies [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2003, 24 (07): : 758 - 762
- [36] ESD reliability of thinner gate oxide in deep-submicron low-voltage CMOS technology [J]. 1996 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 1996, : 98 - 101
- [37] Design of High-Voltage devices in a fully implanted twin-well CMOS process [J]. ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 343 - 346
- [39] High-Voltage LDMOS Transistors on an SOI Structure for Electronics That Operate in Extreme Conditions [J]. Russian Microelectronics, 2020, 49 (04): : 285 - 294
- [40] Optical and electrical simulations of radiation-hard photodiode in 0.35μm high-voltage CMOS technology [J]. 2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 92 - 96