A Production-worthy Fan-Out Solution - ASE FOCoS Chip Last

被引:24
|
作者
Fang, Jen-Kuang [1 ]
Huang, Min-Lung [1 ]
Tu, Hung-Jung [1 ]
Lu, Wen-Long [1 ]
Yang, Peng [1 ]
机构
[1] Adv Semicond Engn Inc, Corp R&D Ctr, Kaohsiung, Taiwan
关键词
Fan Out Chip on Substrate Chip Last; Panel Warpage Optimization; advanced Metrology Analyzer; Fine Line Re-Distribution Layer; Multi-Size mu bump Joint; PACKAGE; TECHNOLOGY;
D O I
10.1109/ECTC32862.2020.00055
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 5th Generation (5G) wireless systems popularity will push the package development into a high performance and heterogeneous integration form. For high I/O density and high performance packages, the promising Fan Out Chip on Substrate (FOCoS) provides a solution to match Outsourced Semiconductor Assembly and Testing (OSAT) capability. FOCoS is identified the Fan Out (FO) package, which can flip chips on a ball grid array substrate, and FOCoS constructs from multi-chips with short distance between chip to chip by multi-chip system for interposer less structure, which has the potential for heterogeneous integration and functional chip in one package. Heterogeneous integration refers to the integration of separately manufactured components into a higher level assembly. In this study, the yield of the production over 99% and of FOCoS chip last package was presented. To reduce the wafer warpage effect, we used three dimensional finite element method (3D-FEM) and advanced Metrology Analyzer (aMA) can find the optimum thickness and Coefficient of Thermal Expansion (CTE) of the glass carrier. About FOCoS chip last device, large-size packages with 8 complex chips especially with fine line RDL and different size mu bump joint structures inside have been successfully developed. In reliability examination, the test vehicle also passed the JEDEC and IPC qualification, respectively. Finally, ASE has successfully established the FOCoS chip production line, and further developed it in a larger area, and higher integration complexity to meet the growing needs of the 5G era.
引用
收藏
页码:290 / 295
页数:6
相关论文
共 50 条
  • [21] ALL RIGHT, TROOPS - FAN-OUT AND FIND EVERY LAST ARTWORK
    STEWART, D
    SMITHSONIAN, 1995, 26 (01) : 140 - &
  • [22] Die Shift on Chip First Panel Level Fan-out Packaging
    Huo, Yan
    Chen, Li
    Zhou, Wenwu
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [23] Adaptive Patterning of Optical and Electrical Fan-out for photonic chip packaging
    Elmogi, Ahmed
    Desmet, Andres
    Missinne, Jeroen
    Ramon, Hannes
    Lambrecht, Joris
    De Heyn, Peter
    Pantouvaki, Marianna
    Van Campenhout, Joris
    Bauwelinck, Johan
    Van Steenberge, Geert
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1757 - 1763
  • [24] Chip-Last Fan-Out Pan-Level(RDL-First) Packaging (FOPLP) for Heterogeneous Integration
    1600, IMAPS-International Microelectronics and Packaging Society (48):
  • [25] Thermal cycling test and simulation of fan-out chip-last panel-level packaging for heterogeneous integration
    Lau J.H.
    Ko C.-T.
    Peng C.-Y.
    Yang K.-M.
    Xia T.
    Lin P.B.
    Chen J.-J.
    Huang P.-C.
    Tseng T.-J.
    Lin E.
    Chang L.
    Lin C.
    Fan Y.-J.
    Liu H.-N.
    Lu W.
    Journal of Microelectronics and Electronic Packaging, 2021, 18 (02): : 29
  • [26] Chip-Last (RDL-First) Fan-Out Panel-Level Packaging (FOPLP) for heterogeneous integration
    Lau J.H.
    Ko C.-T.
    Peng C.-Y.
    Yang K.-M.
    Xia T.
    Lin P.B.
    Chen J.-J.
    Huang P.-C.
    Tseng T.-J.
    Lin E.
    Chang L.
    Lin C.
    Lu W.
    Lau, John H. (John_Lau@unimicron.com), 1600, IMAPS-International Microelectronics and Packaging Society (17): : 89 - 98
  • [27] Factorial analysis of chip-on-metal WLCSP technology with fan-out capability
    Yew, M. C.
    Yuan, C.
    Han, C. N.
    Huang, C. S.
    Yang, W. K.
    Chiang, K. N.
    IPFA 2006: PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2006, : 223 - +
  • [28] Three Dimensional Corner Delamination Analysis for Fan-Out Chip Scale Package
    Chen, Yu-Ren
    Shen, G. S.
    Yang, Hung-Chun
    Lin, Huang-Chun
    Chiu, Tz-Cheng
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 290 - +
  • [29] Mechanical Characterization Comparison as Flip-Chip Package to Fan-Out Package
    Chen, Dao-Long
    Sung, Po-Hsien
    Yin, Wei-Jie
    Shih, Meng-Kai
    Tarng, David
    Hung, Chih-Pin
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2018, : 266 - 269
  • [30] Influences of Fan-in/Fan-out structure and underfill fillet on TCT reliability of flip chip BGA
    Shimoe, H
    Iijima, T
    Iiyama, T
    Oyama, K
    Taguchi, H
    Hiruta, Y
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 254 - 259