Using UML activities for System-on-Chip design and synthesis

被引:0
|
作者
Schattkowsky, Tim [1 ]
Hausmann, Jan Hendrik
Engels, Gregor
机构
[1] C Lab, Paderborn, Germany
[2] Univ Paderborn, Paderborn, Germany
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The continuous advances in manufacturing Integrated Circuits (ICs) enable complete systems on a single chip. However, the design effort for such System-on-Chip (SoC) solutions is significant. The productivity of the design teams currently lags behind the advances in manufacturing and this design productivity gap is still widening. One important reason is the lack of abstraction in traditional Hardware Description Languages (HDLs) like VHDL. The UML provides more abstract concepts for modeling behavior that can also be employed for hardware design. In particular, the new UML Activity semantics fit nicely with the inherent data flow in hardware systems. Therefore, we introduce a UML-based design approach for complete SoC specification. Our approach enables generation of complete synthesizable HDL code. The equivalent hardware can be automatically generated using the existing tools chains. As an example, we outline Handel-C code generation for an NIP3 decoder design.
引用
收藏
页码:737 / 752
页数:16
相关论文
共 50 条
  • [21] System-on-chip design: Engineering or art
    Stamenkovic, Z.
    [J]. 2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 401 - 408
  • [22] Dependable design technique for system-on-chip
    Kubalik, Pavel
    Kubatova, Hana
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (3-4) : 452 - 464
  • [23] System-on-chip design for a statistical decoder
    Wang, Liang-Hao
    Zhu, Zheng
    Luo, Kai
    Li, Bingbo
    Zhang, Ming
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 966 - 969
  • [24] Autonomous learning design in System-on-chip
    Zhou, Yimin
    Krundel, Ludovic
    Mulvaney, David
    Chouliaras, Vassilios
    Xu, Guoqing
    Fu, Guoqiang
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS (ROBIO), 2013, : 1054 - 1059
  • [25] System-on-chip design with dataflow architecture
    Wu, BF
    Peng, CL
    [J]. PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 712 - 716
  • [26] Reliable and efficient system-on-chip design
    Shanbhag, NR
    [J]. COMPUTER, 2004, 37 (03) : 42 - +
  • [27] Interconnection generation for system-on-chip design
    Winter, Markus
    Fettweis, Gerhard
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 91 - +
  • [28] Configurable and flexible System-on-Chip design
    Hu, Hua
    Wang, Luke
    Xing, Jianguo
    [J]. DCABES 2006 PROCEEDINGS, VOLS 1 AND 2, 2006, : 1214 - 1218
  • [29] Reliability tests for system-on-chip design
    Firtat, B
    Enoiu, C
    Delovsky, G
    [J]. 2004 International Semiconductor Conference, Vols 1and 2, Proceedings, 2004, : 471 - 474
  • [30] Interface circuit synthesis of system-on-chip
    Kao, Chi-Chou
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (07) : 957 - 970