FPGA realization of an efficient image scalar with modified area generation technique

被引:0
|
作者
Ramadevi, V. [1 ]
Chari, K. Manjunatha [2 ]
机构
[1] GITAM Univ, Sch Technol, Elect & Commun Engn, Hyderabad, India
[2] GITAM Univ, Sch Technol, ECE Dept, Hyderabad, India
关键词
Image scalar; Vedic mathematics; Field programmable gate array (FPGA); Line buffer; Combinational logic blocks (CLBs); EDGE-DETECTION; INTERPOLATION;
D O I
10.1007/s11042-019-7592-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Image scaling is extensively utilized in numerous image processing implementations, like digital camera, tablet, mobile phone, and display devices. Image scaling is a technique of enlarge or diminish the image by provided scale factor. Image scaling can also be discussed as image interpolation, image re-sampling, image resizing, and image zooming. This paper introduces VLSI (Very Large Scale Integration) architecture of an accurate and area effectual image scalar. This architecture is applied in HDL language, synthesize and simulation by Xilinx ISE simulation tool. Lastly observe quality and performance measure, in quality measure associate the PSNR value of scaled image to source image. In presentation measure numerous VLSI parameters like type of device, area, computation time, and power. From the solution in quality measure to upsurge the PSNR value by 15% and 9% Image enlargement and reduction correspondingly and diminish 18% combinational logic blocks (CLBs).
引用
收藏
页码:23707 / 23732
页数:26
相关论文
共 50 条
  • [21] System design and realization for video image acquirement based on FPGA
    Liu, Zewei
    Xie, Mei
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2008, 29 (SUPPL. 2): : 506 - 509
  • [22] Design and realization of video image fast transmission based on FPGA
    Wu, J. J.
    Sun, F.
    Liu, J.
    2008 PROCEEDINGS OF INFORMATION TECHNOLOGY AND ENVIRONMENTAL SYSTEM SCIENCES: ITESS 2008, VOL 3, 2008, : 578 - 582
  • [23] The Realization of FPGA plus ARM-based Image Matching
    Jia, Tao
    ADVANCES IN MANUFACTURING TECHNOLOGY, PTS 1-4, 2012, 220-223 : 2799 - 2802
  • [24] FPGA Realization of Spherical Chaotic System with Application in Image Transmission
    Cruz Nunez-Perez, Jose
    Ademola Adeyemi, Vincent
    Sandoval-Ibarra, Yuma
    Javier Perez-Pinal, F.
    Tlelo-Cuautle, Esteban
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2021, 2021
  • [25] Realization of FPGA-Based Video Image Fusion Technology
    Duan, C. P.
    Liu, W.
    Chen, Y. H.
    Xie, Q. S.
    Yi, B.
    Fang, Y.
    Song, X. D.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTER INFORMATION SYSTEMS AND INDUSTRIAL APPLICATIONS (CISIA 2015), 2015, 18 : 437 - 440
  • [26] Efficient FPGA-Based Design and Realization of Squaring Circuit
    Yu, Zhihua
    Zhang, Xingming
    Wang, Xingmao
    Gong, Yangyang
    PROCEEDINGS OF 2013 IEEE 4TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS), 2012, : 430 - 433
  • [27] Design and Implementation of area efficient 2-parallel filter on FPGA using image system
    Phimu, L. Kholee
    Kumar, Manoj
    2017 INTERNATIONAL CONFERENCE ON INNOVATIVE RESEARCH IN ELECTRICAL SCIENCES (IICIRES2017), 2017,
  • [28] Area Efficient VLSI design for image processing using the modified CORDIC algorithm
    Anil, Roshan
    Sampath, Puppala Pavan Venkata Adi
    Kumar, P. Sathish
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,
  • [29] Efficient Hardware Realization of Digital Image Decoder
    Savic, Goran S.
    Prokin, Milan D.
    Rajovic, Vladimir M.
    Prokin, Dragana Z.
    2017 25TH TELECOMMUNICATION FORUM (TELFOR), 2017, : 534 - 541
  • [30] A Modified CORDIC FPGA Implementation for Wave Generation
    Yidong Liu
    Lihang Fan
    Tieying Ma
    Circuits, Systems, and Signal Processing, 2014, 33 : 321 - 329