Design of One-Transistor SRAM Cell for Low Power Consumption

被引:0
|
作者
Yadava, Narendra [1 ]
Mishra, Vimal K. [1 ]
Chauhan, Rajeev K. [1 ]
机构
[1] Madan Mohan Malaviya Univ Technol, Dept Elect & Commun Engn, Gorakhpur, Uttar Pradesh, India
关键词
Negative Differential Resistance (NDR); Metal Oxide Field Effect Transistor; Power Dissipation; Peak to Valley Ratio (PVR); Static Random Access Memory (SRAM);
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this work one-transistor static random access memory cell (SRAM) to reduce power consumption using tunnel diode as basic latching circuit element is designed and simulated. The SRAM cell consists of a transistor (nMOSFET) having effective gate length of 18nm and a pair of Si-Ge Tunnel diode having current peak to valley current ratio (PVR) of value 1.67 each. The bistability of the back-to-back series connected tunnel diode pair is used to hold the states of the designed SRAM cell and the pass transistor is used to control the switching of the tunnel diode. The changing in the state of the designed SRAM is observed by the variation of drain current (ID) of the transistor. This SRAM cell highly reduces the power dissipation compared to conventional SRAM cell and other SRAM cell structures.
引用
收藏
页码:322 / 325
页数:4
相关论文
共 50 条
  • [21] Design of SRAM cell for low power portable healthcare applications
    Pal, Soumitra
    Bose, Subhankar
    Islam, Aminul
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (03): : 833 - 844
  • [22] Design of SRAM cell for low power portable healthcare applications
    Soumitra Pal
    Subhankar Bose
    Aminul Islam
    [J]. Microsystem Technologies, 2022, 28 : 833 - 844
  • [23] DESIGN AND ANALYSIS OF A LOW-POWER HEMT SRAM CELL
    BUSHEHRI, E
    BRATOV, V
    THIEDE, A
    STAROSELSKY, V
    CLARK, D
    [J]. ELECTRONICS LETTERS, 1995, 31 (21) : 1828 - 1829
  • [24] Stability Enhancing SRAM cell for low power LUT Design
    Swamynathan, S. M.
    Bhanumathi, V
    [J]. MICROELECTRONICS JOURNAL, 2020, 96
  • [25] Design of a Low Standby Power CNFET Based SRAM Cell
    Emon, Daud Hasan
    Mohammad, Nabil
    Mominuzzaman, Sharif Mohammad
    [J]. 2012 7TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2012,
  • [26] Design of SRAM Cell using FinFET for Low Power Applications
    Vajeer, Shruthi
    Vallab, Lavanya
    Yada, Pravalika
    Vallem, Sharmila
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 243 - 247
  • [27] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    [J]. ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [28] Transistor Diagnostic Strategies and Extended Operation Under One-Transistor Trigger Suppression in Inverter Power Drives
    Ginart, Antonio E.
    Kalgren, Patrick W.
    Roemer, Michael J.
    Brown, Douglas W.
    Abbas, Manzar
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (02) : 499 - 506
  • [29] ONE-TRANSISTOR REGULATOR MINIMIZES AMPLIFIER DISTORTION
    HILEMAN, D
    [J]. ELECTRONICS, 1974, 47 (24): : 109 - 109
  • [30] One-transistor electro-luminescent flasher
    Scarborough, T
    [J]. ELECTRONICS WORLD, 2002, 108 (1792): : 36 - 37