An efficient field programmable gate array based hardware architecture for efficient motion estimation with parallel implemented genetic algorithm

被引:1
|
作者
Teja, Nandireddygari Ramya [1 ]
Arunmetha, S. [1 ]
Bachu, Srinivas [2 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Guntur, Andhra Pradesh, India
[2] Marri Laxman Reddy Inst Technol & Management MLRI, Dept Elect & Commun Engn, Dundigal, India
来源
关键词
block matching (BM); field programmable gate array (FPGA); genetic algorithm (GA); hardware design; motion estimation; SEARCH;
D O I
10.1002/cpe.6459
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The main idea of this article is to propose a hardware design of block matching (BM) algorithm for an efficient motion estimation (ME) strategy in a field programmable gate array platform based on a parallel implemented genetic algorithm (GA). Easiness and the effectiveness of the BM algorithm while implementing have a major drawback of low quality and computationally cost expensive during the process of ME. Therefore, here in this article, we suggest GA based BM for a quick and cost-effective computation of motion vectors, without negotiating the quality factor. The ME carried out for various video sequences is implemented by using Xilinx ISE Design Suite 14.1. Delay, time, area, power, PSNR, MSE, SNR, SSIM, and NRMSE are the metrics used for analyzing the performance, and the simulation outcome shows that this parallel implemented BM architecture design shows an exotic improvement in time, quality and in utilization of power on estimating the motion than that of the conventional designs.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] High Efficient NTSS-Based Parallel Architecture for Motion Estimation in H.264
    Ho, Mean-Hom
    Huang, Jau-Jiun
    Chin, Shang-Chiang
    Hsu, Chun-Lung
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 766 - 770
  • [42] FPGA-based hardware-efficient architecture for variable block-size motion estimation
    Wang, Rui
    Jiang, Hongxu
    Li, Bo
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2009, 35 (11): : 1339 - 1343
  • [43] Efficient field-programmable gate array-based reconfigurable accelerator for deep convolution neural network
    Hu, Xianghong
    Chen, Taosheng
    Huang, Hongmin
    Liu, Zihao
    Li, Xueming
    Xiong, Xiaoming
    ELECTRONICS LETTERS, 2021, 57 (06) : 238 - 240
  • [44] A scalable architecture for Variable Block Size Motion Estimation on Field-Programmable Gate Arrays
    Moorthy, Theepan
    Ye, Andy
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1242 - 1247
  • [45] Fast Motion Estimation Algorithm with Efficient Memory Access for HEVC Hardware Encoders
    Pakdaman, Farhad
    Gabbouj, Moncef
    Hashemi, Mahmoud Reza
    Ghanbari, Mohammad
    PROCEEDINGS OF THE 2018 7TH EUROPEAN WORKSHOP ON VISUAL INFORMATION PROCESSING (EUVIP), 2018,
  • [46] An efficient wavelet-based motion estimation algorithm
    Bae, JW
    Lee, SH
    Yoo, JS
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (01): : 143 - 149
  • [47] An efficient wavelet-based motion estimation algorithm
    Bae, JW
    Lee, SH
    Yoo, JS
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXVII, PTS 1AND 2, 2004, 5558 : 890 - 900
  • [48] Field-Programmable Gate Array Implementation and Motion Estimation Technology Based on New Three-Step Method
    Lei Wen
    Shen Weiqiang
    Guo Xinjiang
    LASER & OPTOELECTRONICS PROGRESS, 2020, 57 (04)
  • [49] Parallel programmable algorithm and architecture for real-time motion estimation of various video applications
    Saha, A
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (04) : 1069 - 1079
  • [50] An Efficient Parallel Architecture for H.264/AVC Fractional Motion Estimation
    Zhao, Zhuo
    Liang, Ping
    INTELLIGENT INTERACTIVE MULTIMEDIA SYSTEMS AND SERVICES (IIMSS 2011), 2011, 11 : 133 - 141