System-level performance evaluation of reconfigurable processors

被引:8
|
作者
Enzler, R
Plessl, C
Platzner, M
机构
[1] ETH Zentrum, Elect Lab, Swiss Fed Inst Technol ETH, CH-8092 Zurich, Switzerland
[2] ETH Zentrum, Comp Engn & Networks Lab, Swiss Fed Inst Technol ETH, CH-8092 Zurich, Switzerland
关键词
field-programmable gate arrays; reconfigurable computing; hybrid reconfigurable processors; co-simulation; VHDL;
D O I
10.1016/j.micpro.2004.06.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable architectures that tightly integrate a standard CPU core with a field-programmable hardware structure have recently been receiving increased attention. The design of such a hybrid reconfigurable processor involves a multitude of design decisions regarding the field-programmable structure as well as its system integration with the CPU core. Determining the impact of these design decisions on the overall system performance is a challenging task. In this paper, we first present a framework for the cycle-accurate performance evaluation of hybrid reconfigurable processors on the system level. Then, we discuss a reconfigurable processor for data-streaming applications, which attaches a coarse-grained reconfigurable unit to the coprocessor interface of a standard embedded CPU core. By means of a case study we evaluate the system-level impact of certain design features for the reconfigurable unit, such as multiple contexts, register replication, and hardware context scheduling. The results illustrate that a system-level evaluation framework is of paramount importance for studying the architectural trade-offs and optimizing design parameters for reconfigurable processors. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:63 / 73
页数:11
相关论文
共 50 条
  • [41] System-level power evaluation metrics
    Fornaciari, W
    Gubian, P
    Sciuto, D
    Silvano, C
    [J]. SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 323 - 330
  • [42] System-Level Performance Evaluation for 5G mmWave Cellular Network
    Busari, Sherif Adeshina
    Mumtaz, Shahid
    Huq, Kazi Mohammed Saidul
    Rodriguez, Jonathan
    Gacanin, Haris
    [J]. GLOBECOM 2017 - 2017 IEEE GLOBAL COMMUNICATIONS CONFERENCE, 2017,
  • [43] System-level modelling and analysis of embedded reconfigurable cores for wireless systems
    Ahmadinia, Ali
    Ahmad, Balal
    Erdogan, Ahmet T.
    Arslan, Tughrul
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 757 - 760
  • [44] System-Level Performance Evaluation of HSDPA/HSUPA with TCP-based Application
    Marinier, Paul
    Cuffaro, Angelo
    Touag, Athmane
    [J]. 2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 2262 - 2266
  • [45] System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
    Bai, Luying
    Gu, Huaxi
    Chen, Yawen
    Zhang, Haibo
    Xu, Xinyao
    Yang, Yintang
    [J]. PHOTONIC NETWORK COMMUNICATIONS, 2017, 34 (01) : 25 - 33
  • [46] System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
    Luying Bai
    Huaxi Gu
    Yawen Chen
    Haibo Zhang
    Xinyao Xu
    Yintang Yang
    [J]. Photonic Network Communications, 2017, 34 : 25 - 33
  • [47] System-level design space identification for Many-Core Vision Processors
    Yudi, Jones
    Llanos, Carlos Humberto
    Huebner, Michael
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 2 - 22
  • [48] PMCC: Fast and Accurate System-Level Power Modeling for Processors on Heterogeneous SoC
    Deng, Chenchen
    Liu, Leibo
    Liu, Yang
    Yin, Shouyi
    Wei, Shaojun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (05) : 540 - 544
  • [49] RISC VLSI DESIGN FOR SYSTEM-LEVEL PERFORMANCE
    ROWEN, C
    CRUDELE, L
    FREITAS, D
    HANSEN, C
    HUDSON, E
    KINSEL, J
    MOUSSOURIS, J
    PRZYBYLSKI, S
    RIORDAN, T
    [J]. VLSI SYSTEMS DESIGN, 1986, 7 (03): : 81 - &
  • [50] System-level performance metrics for multiprogram workloads
    Eyerman, Stijn
    Eeckhout, Lieven
    [J]. IEEE MICRO, 2008, 28 (03) : 42 - 53