Accurate Performance Analysis of 3D Mesh Network on Chip Architectures

被引:0
|
作者
Halavar, Bheemappa [1 ]
Talawar, Basavaraj [1 ]
机构
[1] Natl Inst Technol Karnataka, Comp Sci & Engn, SPARK Lab, Mangalore, India
关键词
3-D integration; Network-on-chip (NoC); Through-silicon via (TSV); Interconnect; 3D topologies; Design space exploration; ON-CHIP; TOPOLOGIES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the increase in number and complexity of cores and components in CMPs and SoCs, a highly structured and efficient on-chip communication network is required to achieve high-performance and scalability. Network on Chips(NoC) emerged as the reliable communication framework in CMPs and SoCs. Many 2-D NoC architectures have been proposed for efficient on-chip communication. In this paper, we explore the design space of 3D NoCs using floorplan driven wire lengths and link delay estimation. We analyse the performance and cost of 2D and two 3D variants of the Mesh topology by injecting two synthetic traffic pattern for varying buffer space and floorplan based delays were considered to for the experiments. Results of our experiments show that for the injection rates from 0.02 to 0.2 the average network latency of a 4-layer 3D Mesh is reduced up to 54% compared to its 2D counterpart. The on chip communication performance improved up to 2.2x and 3.1x in 4-layer 3D Mesh compare to 2D Mesh with uniform and transpose traffic patterns respectively.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] OcNoC: Efficient One-cycle Router Implementation for 3D Mesh Network-on-Chip
    Fernandes, Ramon
    Brahm, Lucas
    Webber, Thais
    Cataldo, Rodrigo
    Poehls, Leticia B.
    Marcon, Cesar
    [J]. 2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 105 - 110
  • [32] 3D Mesh Model Classification with a Capsule Network
    Zheng, Yang
    Zhao, Jieyu
    Chen, Yu
    Tang, Chen
    Yu, Shushi
    [J]. ALGORITHMS, 2021, 14 (03)
  • [33] 3D mesh simplification for effective network transmission
    Ko, MC
    Choy, YC
    [J]. HSNMC 2002: 5TH IEEE INTERNATIONAL CONFERENCE ON HIGH SPEED NETWORKS AND MULTIMEDIA COMMUNICATIONS, 2002, : 284 - 288
  • [34] Application driven routing for mesh based Network-on-Chip architectures
    Gogoi, Ankur
    Ghoshal, Bibhas
    Sachan, Akash
    Kumar, Rakesh
    Manna, Kanchan
    [J]. INTEGRATION-THE VLSI JOURNAL, 2022, 84 : 26 - 36
  • [35] Evaluation of wireless network-on-chip architectures with microchannel-based cooling in 3D multicore chips
    Shamim, Md Shahriar
    Narde, Rounak Singh
    Gonzalez-Hernandez, Jose-Luis
    Ganguly, Amlan
    Venkatarman, Jayanti
    Kandlikar, Satish G.
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2019, 21 : 165 - 178
  • [36] Co-design of 3D Wireless Network-on-Chip Architectures with Microchannel-Based Cooling
    Shamim, Md Shahriar
    Ganguly, Amlan
    Munuswamy, Chetan
    Venkatarman, Jayanti
    Hernandez, Jose
    Kandlikar, Satish
    [J]. 2015 SIXTH INTERNATIONAL GREEN COMPUTING CONFERENCE AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2015,
  • [37] A Fast, Accurate and Complete 3D Head Mesh Modeling System
    Yu, Jun
    Wang, Zeng-fu
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2016, : 507 - 510
  • [38] A Comprehensive and Accurate Latency Model for Network-on-Chip Performance Analysis
    Qian, Zhiliang
    Juan, Da-Cheng
    Bogdan, Paul
    Tsui, Chi-Ying
    Marculescu, Diana
    Marculescu, Radu
    [J]. 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 323 - 328
  • [39] Reliable routing schemes in 3D network on chip
    Touati, Habib Chawki
    Boutekkouk, Fateh
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2020, 12 (01) : 39 - 61
  • [40] MULTIPATH ROUTING IN A 3D TORUS NETWORK ON CHIP
    Day, Khaled
    Alzeidi, Nasser
    Touzene, Abderezak
    [J]. ICFNDS'18: PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND DISTRIBUTED SYSTEMS, 2018,