Evaluation of wireless network-on-chip architectures with microchannel-based cooling in 3D multicore chips

被引:18
|
作者
Shamim, Md Shahriar [1 ]
Narde, Rounak Singh [2 ]
Gonzalez-Hernandez, Jose-Luis [3 ]
Ganguly, Amlan [4 ]
Venkatarman, Jayanti [2 ]
Kandlikar, Satish G. [3 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Rochester Inst Technol, Dept Elect Engn, Rochester, NY 14623 USA
[3] Rochester Inst Technol, Dept Mech Engn, Rochester, NY 14623 USA
[4] Rochester Inst Technol, Dept Comp Engn, Rochester, NY 14623 USA
基金
美国国家科学基金会;
关键词
Wireless interconnect; 3D NoC; Network-on-chip; TSV; Microchannel based interlayer cooling; PERFORMANCE; OPTIMIZATION;
D O I
10.1016/j.suscom.2019.01.008
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional multicore Integrated Circuits (3D ICs) with Network-on-Chip (NoC) based interconnections provide promising solutions to the challenges of footprint, device density and energy cost of on-chip communication. However, the increase in power density in 3D ICs due to reduced footprint aggravates the thermal issues in the chip. Liquid cooling through microfluidic channels can provide cooling capacities required for effective management of chip temperatures in 3D ICs. However, pumping liquid through the microchannels can cause high pressure-drops causing structural instability in the chip. In order to reduce the pressure drops and provide adequate cooling capability, the height and width of the microchannels needs to be increased. This reduces the available floor area of the 3D IC to place and route Through Silicon Vias (TSVs) for data signals through the microchannel walls making the co-design of microchannels and TSVs challenging. Hence, in this paper we evaluate the advantages and discuss the trade-offs of realizing the vertical interconnects for data communication across the cooling layers with on-chip wireless interconnects. We present optimal design for microchannels for cooling 3D multicore chips from a combined perspective of thermal efficiency, flow rate and pressure drop. Based on these designs we discuss the potential of wireless interconnects and demonstrate that a 3D wireless NoC is capable of establishing data communication across the cooling layers with lower energy consumption. (C) 2019 Elsevier Inc. All rights reserved.
引用
收藏
页码:165 / 178
页数:14
相关论文
共 50 条
  • [1] Co-design of 3D Wireless Network-on-Chip Architectures with Microchannel-Based Cooling
    Shamim, Md Shahriar
    Ganguly, Amlan
    Munuswamy, Chetan
    Venkatarman, Jayanti
    Hernandez, Jose
    Kandlikar, Satish
    [J]. 2015 SIXTH INTERNATIONAL GREEN COMPUTING CONFERENCE AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2015,
  • [2] Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems
    Ganguly, Amlan
    Chang, Kevin
    Deb, Sujay
    Pande, Partha Pratim
    Belzer, Benjamin
    Teuscher, Christof
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1485 - 1502
  • [3] Exploring 3D Network-on-Chip Architectures and Challenges
    Tyagi, Sapna
    Maheshwari, Piyush
    Agarwal, Amit
    Avasthi, Vinay
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER AND APPLICATIONS (ICCA), 2017, : 97 - 101
  • [4] Power and performance analysis of 3D network-on-chip architectures
    Halavar, Bheemappa
    Talawar, Basavaraj
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [5] Wireless Interconnects for 3D Network-on-Chip with Embedded Micro Thermofluidic Cooling Channels
    Caporale, Christopher
    Venkataraman, Jayanti
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON ANTENNAS AND PROPAGATION & USNC/URSI NATIONAL RADIO SCIENCE MEETING, 2015, : 1454 - 1455
  • [6] Comparative study on 3D optical network-on-chip architectures
    Zhang, Jun
    Gu, Huaxi
    [J]. INTERNATIONAL CONFERENCE ON IMAGE PROCESSING AND PATTERN RECOGNITION IN INDUSTRIAL ENGINEERING, 2010, 7820
  • [7] Design of Antennas for 3D Wireless Network-on-Chip with Micro-Fluidic Cooling Layers
    Munuswamy, Chetan Kumar
    Venkataraman, Jayanti
    Ganguly, Amlan
    [J]. 2016 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, 2016, : 257 - 258
  • [8] 3D(Dimensional)-Wired and Wireless Network-on-Chip (NoC)
    Ashokkumar, N.
    Nagarajan, P.
    Venkatramana, P.
    [J]. INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES, ICICCT 2019, 2020, 89 : 113 - 119
  • [9] 3D Network-on-Chip Architectures Using Homogeneous Meshes and Heterogeneous Floorplans
    de Paulo, Vitor
    Ababei, Cristinel
    [J]. INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2010, 2010
  • [10] Low Power, High Throughput Network-on-Chip Fabric for 3D Multicore Processors
    Nandakumar, Vivek S.
    Marek-Sadowska, Malgorzata
    [J]. 2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 453 - 454