Loading of Soft Core Processor using Soft Core UART at Run Time

被引:0
|
作者
Bhor, Priyanka Balu [1 ]
Priya, R. Arokia [1 ]
Malathi, P. [1 ]
机构
[1] DY PCOE, Pune, Maharashtra, India
关键词
UART; MIPS processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Soft-core processor's implemented on an FPGA are now days becoming very economical. These can be customized according to special needs and demands. Customization according to the application can be done using soft-core's. But there exists a lot of overhead in reimplementing and downloading the core again to the FPGA, if in case any changes are required in the code. Hence a new technique to overcome this drawback is proposed here. This system is made up of three vital blocks. First is the soft-core UART. Second is the tool for writing assembly code at the user end. Third is the processor coded in veri log on an FPGA. The GUI will compile the assembly code and will send it through UART to the FPGA, where the processor is implemented. This way the processor can be loaded at run time.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A Novel Technique for Run-Time Loading for MIPS Soft-Core Processor
    Bahaidarah, Mazen
    Al-Obaisi, Hesham
    Al-Sharif, Tariq
    Al-Zahrani, Mosab
    Awedh, Mohammad
    Seddiq, Yasser
    2013 SAUDI INTERNATIONAL ELECTRONICS, COMMUNICATIONS AND PHOTONICS CONFERENCE (SIECPC), 2013,
  • [2] Run-Time Reconfiguration of Processing Elements through Soft-Core Processor
    Nithya, R.
    Chandran, K. R. Sarath
    Chandramani, V. Premanand
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [3] Run-Time Reconfigurable Fault Tolerant Architecture for Soft-Core Processor NEO430
    Szurman, Karel
    Kotasek, Zdenek
    2019 IEEE 22ND INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2019,
  • [4] The Soft-Core Discrete-Time Signal Processor Peripheral
    Hill, Jonathan
    IEEE SIGNAL PROCESSING MAGAZINE, 2009, 26 (02) : 112 - 115
  • [5] Real-time Machine Vision System Using FPGA and Soft-core Processor
    Malik, Abdul Waheed
    Thornberg, Benny
    Meng, Xiaozhou
    Imran, Muhammad
    REAL-TIME IMAGE AND VIDEO PROCESSING 2012, 2012, 8437
  • [6] Image Encryption/Decryption Design Using NIOSII Soft Core Processor
    Hafsa, Amal
    Sghaier, Anissa
    Yousef, Wajih Elhadj
    Machhout, Mohsen
    Malek, Jihene
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,
  • [7] Soft-core processor customization using the design of experiments paradigm
    Sheldon, David
    Vahid, Frank
    Lonardi, Stefano
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 821 - +
  • [8] Optimized Design of UART IP Soft Core based on DMA Mode
    Yuan, Huimei
    Yang, Junyou
    Pan, Peipei
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 4, 2010, : 152 - 155
  • [9] Performance of DMA Mode UART IP Soft Core in Embedded Systems
    Swetha, S.
    Lakshmi, N. Vijaya
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (10): : 101 - 104
  • [10] A soft-core processor array for relational operators
    Polig, Raphael
    Giefers, Heiner
    Stechele, Walter
    PROCEEDINGS OF THE ASAP2015 2015 IEEE 26TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2015, : 17 - 24