Loading of Soft Core Processor using Soft Core UART at Run Time

被引:0
|
作者
Bhor, Priyanka Balu [1 ]
Priya, R. Arokia [1 ]
Malathi, P. [1 ]
机构
[1] DY PCOE, Pune, Maharashtra, India
关键词
UART; MIPS processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Soft-core processor's implemented on an FPGA are now days becoming very economical. These can be customized according to special needs and demands. Customization according to the application can be done using soft-core's. But there exists a lot of overhead in reimplementing and downloading the core again to the FPGA, if in case any changes are required in the code. Hence a new technique to overcome this drawback is proposed here. This system is made up of three vital blocks. First is the soft-core UART. Second is the tool for writing assembly code at the user end. Third is the processor coded in veri log on an FPGA. The GUI will compile the assembly code and will send it through UART to the FPGA, where the processor is implemented. This way the processor can be loaded at run time.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Soft-Core Dataflow Processor Architecture Optimized for Radar Signal Processing
    Broich, Rene
    Grobler, Hans
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (01) : 43 - 51
  • [42] UWindsor Nios II: A Soft-core Processor for Design Space Exploration
    Al Rayahi, Omar A.
    Khalid, Mohammed A. S.
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 449 - 455
  • [43] Fault Tolerant Soft-Core Processor Architecture Based on Temporal Redundancy
    Paulo R. C. Villa
    Rodrigo Travessini
    Roger C. Goerl
    Fabian L. Vargas
    Eduardo A. Bezerra
    Journal of Electronic Testing, 2019, 35 : 9 - 27
  • [44] Hybrid Spatial and Temporal Computing Histogramer in Soft Processor Core of a FPGA Device
    Ronconi, Enrico
    Garzetti, Fabio
    Lusardi, Nicola
    Costa, Andrea
    Geraci, Angelo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (08) : 3683 - 3694
  • [45] Development of Platform Using NIOS II Soft Core Processor for Image Encryption and Decryption Using AES Algorithm
    Trivedi, Sneha V.
    Hasamnis, M. A.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1147 - 1151
  • [46] MPSoC design and implementation using microblaze soft core processor architecture for faster execution of arithmetic application
    Titare P.S.
    Khairnar D.G.
    International Journal of High Performance Systems Architecture, 2023, 11 (03) : 156 - 168
  • [47] Compiler Optimization on Instruction Scheduling for a Specialized Real-Time Floating Point Soft-Core Processor
    Kirchhoff, Michael
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2019, 19 (03) : 57 - 68
  • [48] Soft core for hard work
    New Electronics, 1999, 32 (19):
  • [49] Soft shell, protective core
    Mauer, George
    Cheng, Mark
    Wu, Franz
    Chen, Kimi
    Wu, Allen
    Farbe und Lack, 2024, 129 (01): : 44 - 50
  • [50] Soft-core sexism
    Chaudhry, Lakshmi
    NATION, 2007, 284 (13) : 5 - 6