Self-Aligned Fabrication of Graphene RF Transistors with T-Shaped Gate

被引:59
|
作者
Badmaev, Alexander [1 ]
Che, Yuchi [1 ]
Li, Zhen [1 ]
Wang, Chuan [1 ]
Zhou, Chongwu [1 ]
机构
[1] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
graphene; transistors; self-aligned fabrication; T-shaped gate; mushroom gate; FIELD-EFFECT TRANSISTORS; HIGH-FREQUENCY; AMPLIFIER; VOLTAGE; CARBON; FILMS;
D O I
10.1021/nn300393c
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Exceptional electronic properties of graphene make it a promising candidate as a material for next generation electronics; however, self-aligned fabrication of graphene transistors has not been fully explored. In this paper, we present a scalable method for fabrication of self-aligned graphene transistors by defining a T-shaped gate on top of graphene, followed by self-aligned source and drain formation by depositing Pd with the T-gate as a shadow mask. This transistor design provides significant advantages such as elimination of misalignment, reduction of access resistance by minimizing ungated graphene, and reduced gate charging resistance. To achieve high-yield scalable fabrication, we have combined the use of large-area graphene synthesis by chemical vapor deposition, wafer-scale transfer, and e-beam lithography to deposit T-shaped top gates. The fabricated transistors with channel lengths in the range of 110-170 nm exhibited excellent performance with peak current density of 1.3 mA/mu m and peak transconductance of 0.5 mS/mu m, which is one of the highest transconductance values reported. In addition, the T-gate design enabled us to achieve graphene transistors with extrinsic current-gain cutoff frequency of 23 GHz and maximum oscillation frequency of 10 GHz. These results represent important steps toward self-aligned design of graphene transistors for various applications.
引用
收藏
页码:3371 / 3376
页数:6
相关论文
共 50 条
  • [41] SELF-ALIGNED RECESSED GATE MESFET
    Anon
    1600, (28):
  • [42] Simple self-aligned fabrication process for silicon carbide static induction transistors
    Dynefors, K
    Desmaris, V
    Eriksson, J
    Nilsson, PÅ
    Rorsman, N
    Zirath, H
    SILICON CARBIDE AND RELATED MATERIALS 2003, PTS 1 AND 2, 2004, 457-460 : 1125 - 1128
  • [43] FABRICATION OF FULLY SELF-ALIGNED JOINT-GATE CMOS STRUCTURES.
    Robinson, A.L.
    Antoniadis, D.A.
    Maby, E.W.
    IEEE Transactions on Electron Devices, 1985, ED-32 (06) : 1140 - 1142
  • [44] Novel Fabrication Method for Self-Aligned Bottom-Gate Oxide TFTs
    Nakata, Mitsuru
    Tsuji, Hiroshi
    Fujisaki, Yoshihide
    Sato, Hiroto
    Nakajima, Yoshiki
    Takei, Tatsuya
    Yamamoto, Toshihiro
    IDW/AD '12: PROCEEDINGS OF THE INTERNATIONAL DISPLAY WORKSHOPS, PT 1, 2012, 19 : 431 - 432
  • [45] Improving graphene non-volatile memory using self-aligned gate
    Lee, K.
    Kim, O.
    ELECTRONICS LETTERS, 2016, 52 (09) : 742 - 743
  • [46] Fabrication of self-aligned multilevel nanostructures
    Joseph, Praveen
    Singhal, Shrawan
    Abed, Ovadia
    Sreenivasan, S. V.
    MICROELECTRONIC ENGINEERING, 2017, 169 : 49 - 61
  • [47] Study of RF transistor with submicron T-shaped gate fabricated by nanoimprint lithography
    Egorkin V.I.
    Zaitsev A.A.
    Shmelev S.S.
    Russian Microelectronics, 2016, 45 (7) : 455 - 459
  • [48] Fabrication of n- and p-Type Organic Thin Film Transistors with Minimized Gate Overlaps by Self-Aligned Nanoimprinting
    Palfinger, Ursula
    Auner, Christoph
    Gold, Herbert
    Haase, Anja
    Kraxner, Johanna
    Haber, Thomas
    Sezen, Meltem
    Grogger, Werner
    Domann, Gerhard
    Jakopic, Georg
    Krenn, Joachim R.
    Stadlober, Barbara
    ADVANCED MATERIALS, 2010, 22 (45) : 5115 - +
  • [50] Self-Aligned Silicidation of Surround Gate Vertical MOSFETs for Low Cost RF Applications
    Hakim, M. M. A.
    Tan, L.
    Abuelgasim, A.
    Mallik, K.
    Connor, S.
    Bousquet, A.
    de Groot, C. H.
    Redman-White, W.
    Hall, S.
    Ashburn, P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3318 - 3326