Configuration and debug of field programmable gate arrays using MATLAB®/SIMULINK®

被引:2
|
作者
Grout, I [1 ]
Ryan, J [1 ]
O'Shea, T [1 ]
机构
[1] Univ Limerick, Dept Elect & Comp Engn, Limerick, Ireland
来源
关键词
D O I
10.1088/1742-6596/15/1/041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasingly, the need to seamlessly link high-level behavioural descriptions of electronic hardware for modelling and simulation purposes to the final application hardware highlights the gap between the high-level behavioural descriptions of the required circuit functionality (considering here digital logic) in commonly used mathematical modelling tools, and the hardware description languages such as VHDL and Verilog-HDL. In this paper, the linking of a MATLAB (R) model for digital algorithm for implementation on a programmable logic device for design synthesis from the MATLAB (R) model into VHDL is discussed. This VHDL model is itself synthesised and downloaded to the target Field Programmable Gate Array, for normal operation and also for design debug purposes. To demonstrate this, a circuit architecture mapped from a SIMULINK (R) model is presented. The rationale is for a seamless interface between the initial algorithm development and the target hardware, enabling the hardware to be debugged and compared to the simulated model from a single interface for use with by a non-expert in the programmable logic and hardware description language use.
引用
收藏
页码:244 / 249
页数:6
相关论文
共 50 条
  • [1] Radiation-hardened configuration context realization for field programmable gate arrays
    Shinba, Hiroki
    Watanabe, Minoru
    [J]. APPLIED OPTICS, 2020, 59 (19) : 5680 - 5686
  • [2] Configuration-specific test pattern extraction for field programmable gate arrays
    Ferrandi, F
    Fummi, F
    Pozzi, L
    Sami, MG
    [J]. 1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, : 85 - 93
  • [3] Radiation-Hard Field-Programmable Gate Arrays Configuration Technique Using Silicon on Sapphire
    Haque, Kashfia
    Beckett, Paul
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 232 - 241
  • [4] Field programmable gate arrays in space
    Fernández-León, A
    [J]. IEEE INSTRUMENTATION & MEASUREMENT MAGAZINE, 2003, 6 (04) : 42 - 48
  • [5] Field-programmable gate arrays
    Bhatia, D
    [J]. VLSI DESIGN, 1996, 4 (04) : R1 - R2
  • [6] FIELD-PROGRAMMABLE GATE ARRAYS
    JAY, C
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (07) : 370 - 370
  • [7] Fingerprinting Field Programmable Gate Arrays
    Jyothi, Vinayaka
    Poojari, Ashik
    Stern, Richard
    Karri, Ramesh
    [J]. 2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 337 - 340
  • [8] Field-programmable gate arrays
    Marchal, P
    [J]. COMMUNICATIONS OF THE ACM, 1999, 42 (04) : 57 - 59
  • [9] Design of Sobel Operator Using Field Programmable Gate Arrays
    Alghurair, Dina
    Al-Rawi, Sefwan S.
    [J]. 2013 INTERNATIONAL CONFERENCE ON TECHNOLOGICAL ADVANCES IN ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (TAEECE), 2013, : 589 - 594
  • [10] Multivariable controller implementation using field programmable gate arrays
    Rao, VS
    Pottinger, H
    Kelly, JS
    Yuan, LF
    Varadharajan, S
    [J]. SMART STRUCTURES AND MATERIALS 1998: SMART ELECTRONICS AND MEMS, 1998, 3328 : 297 - 300