Picowatt, 0.45-0.6 V Self-Biased Subthreshold CMOS Voltage Reference

被引:72
|
作者
de Oliveira, Arthur Campos [1 ]
Cordova, David [2 ]
Klimach, Hamilton [1 ]
Bampi, Sergio [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Microelect Grad Program, BR-91509900 Porto Alegre, RS, Brazil
[2] Univ Bordeaux, IMS Lab, F-33405 Bordeaux, France
关键词
Subthreshold; voltage reference; self-biased; low power; low voltage; picowatt; BANDGAP REFERENCE; POWER; NANOPOWER; NW;
D O I
10.1109/TCSI.2017.2754644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a self-biased temperature-compensated CMOS voltage reference operating at picowatt-level power consumption is presented. The core of the proposed circuit is the self-cascode MOSFET (SCM) and two variants are explored: a self-biased SCM (SBSCM) and a self-biased NMOS (SBNMOS) voltage reference. Power consumption and silicon area are remarkably reduced by combining subthreshold operation with a self-biased scheme. Trimming techniques for both circuits are discussed aiming at the reduction of the process variations impact. The proposed circuits were fabricated in a standard 0.18-mu m CMOS process. Measurement results from 24 samples of the same batch show that both circuits herein proposed can operate at 0.45/0.6 V minimum supply voltage, consuming merely 55/184 pW at room temperature. Temperature coefficient (TC) around 104/495 ppm/degrees C across a temperature range from 0 to 120 degrees C was measured. Employment of a trimming scheme allows a reduction of the average TC to 72.4/11.6 ppm/degrees C for the same temperature range. Both variants of the proposed circuit achieve a line sensitivity of 0.15/0.11 %/V and a power supply rejection better than -44/-45 dB from 10 to 10 kHz. In addition, SBSCM and SBNMOS prototypes occupy a silicon area of 0.002 and 0.0017 mm(2), respectively.
引用
下载
收藏
页码:3036 / 3046
页数:11
相关论文
共 50 条
  • [41] A 0.6-V voltage reference circuit based on Σ-VTH architecture in CMOS/SIMOX
    Ugajin, M
    Tsukahara, T
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 141 - 142
  • [43] A 1 V supply 10.3 ppm/°C 59 nW subthreshold CMOS voltage reference
    Cheng, Tiedong
    Gong, Xinlv
    MICROELECTRONICS JOURNAL, 2024, 152
  • [44] An ultra-low-power self-biased current reference
    Camacho-Galeano, EM
    Galup-Montoro, C
    Schneider, MC
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 147 - 150
  • [45] A Sub-0.6V,34.8nW,4.6ppm/°C CMOS Voltage Reference using Subthreshold and Body Effect Techniques
    Qu, Zihua
    Zhang, Meng
    Wu, Jianhui
    Li, Yongjia
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 275 - 278
  • [46] A Fully Complementary and Fully Differential Self-Biased Asynchronous CMOS Comparator
    Milovanovic, Vladimir
    Zimmermann, Horst
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 605 - 608
  • [47] Self-Cascode MOSFET with a Self-Biased Body Effect for Ultra-Low-Power Voltage Reference Generator
    Zhang, Hao
    Huang, Mengshu
    Zhang, Yimeng
    Yoshihara, Tsutomu
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (06) : 859 - 866
  • [48] A CMOS inverter-based self-biased fully differential amplifier
    Custódio J.R.
    Figueiredo M.
    Santin E.
    Goes J.
    IFIP Advances in Information and Communication Technology, 2010, 314 : 541 - 548
  • [49] A CMOS Inverter-Based Self-biased Fully Differential Amplifier
    Custodio, Jose Rui
    Figueiredo, Michael
    Santin, Edinei
    Goes, Joao
    EMERGING TRENDS IN TECHNOLOGICAL INNOVATION, 2010, 314 : 541 - 548
  • [50] A low power CMOS voltage reference circuit with subthreshold MOSFETs
    Ramasamy, S.
    Venkataramani, B.
    Meenatchisundaram, P.
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 512 - 517