Cost Effective Adaptive Voltage Scaling Using Path Delay Fault Testing

被引:0
|
作者
Zandrahimi, Mahroo [1 ]
Debaud, Philippe [2 ]
Castillejo, Armand [2 ]
Al-Ars, Zaid [1 ]
机构
[1] Delft Univ Technol, Delft, Netherlands
[2] STMiroelectronics, Grenoble, France
关键词
adaptive voltage scaling; process monitor boxes; performance estimation; critical path replica; path delay testing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Application of manufacturing testing during the production process of integrated circuits is considered essential to ensure the quality of the devices used in the field. However, it is desirable to use the information gathered during the test process to add value to other aspects of the manufacturing process. This paper proposes a method to use path delay (PDLY) test patterns, not only to validate the functionality of the devices, but also as an alternative solution for performance estimation, that can be used for offline adaptive voltage scaling. This approach has many advantages over the currently used industrial performance estimation methods, so-called performance monitoring boxes (PMBs). Using simulation of ISCAS'99 benchmarks with 28nm FD-SOI libraries, the paper shows that the PDLY based approach reduces the inaccuracy of performance prediction from 232% (achieved by the classic PMB approach) to 1.85%, without the need for any on-chip monitors.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Industrial Evaluation of Transition Fault Testing for Cost Effective Offline Adaptive Voltage Scaling
    Zandrahimi, Mahroo
    Debaud, Philippe
    Castillejo, Armand
    Al-Ars, Zaid
    [J]. PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 289 - 292
  • [2] Dynamic voltage scaling aware delay fault testing
    Ali, Noohul Basheer Zain
    Zwolinski, Mark
    Al-Hashimi, Bashir M.
    Harrod, Peter
    [J]. ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 15 - +
  • [3] Cost-Effective Path Delay Defect Testing Using Voltage/Temperature Analysis Based on Pattern Permutation
    Tai Song
    Zhengfeng Huang
    Xiaohui Guo
    Krstic Milos
    [J]. Journal of Electronic Testing, 2023, 39 : 189 - 205
  • [4] Cost-Effective Path Delay Defect Testing Using Voltage/Temperature Analysis Based on Pattern Permutation
    Song, Tai
    Huang, Zhengfeng
    Guo, Xiaohui
    Milos, Krstic
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (02): : 189 - 205
  • [5] Effective path selection for delay fault testing of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    [J]. ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 998 - 1003
  • [6] Path delay fault testing using test points
    Tragoudas, S
    Denny, N
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (01) : 1 - 10
  • [7] An Industrial Case Study of Low Cost Adaptive Voltage Scaling Using Delay Test Patterns
    Zandrahimi, Mahroo
    Debaud, Philippe
    Castillejo, Armand
    Al-Ars, Zaid
    [J]. PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 999 - 1000
  • [8] An Efficient Adaptive Voltage Scaling using Delay Monitor Unit
    Rathnala, Prasanthi
    Kharaz, Ahmad
    Wilmshurst, Tim
    [J]. 2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 109 - 112
  • [9] An adaptive path delay fault diagnosis methodology
    Padmanaban, S
    Tragoudas, S
    [J]. ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 491 - 496
  • [10] A probabilistic model for path delay fault testing
    Su, CY
    Wu, CW
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2000, 16 (05) : 783 - 794