Exact Settling Performance Design for CMOS Three-Stage Nested-Miller-Compensated Amplifiers

被引:0
|
作者
Xue, Wang [1 ]
Guo, Yushun [1 ]
Zhang, Yuliang [1 ]
Shu, Chang [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Elect & Informat Engn, Hangzhou 310018, Zhejiang, Peoples R China
关键词
Multistage operational amplifiers; Settling time; Nested Miller compensation; Analog IC design; METHODOLOGY; OTAS;
D O I
10.1007/s00034-022-02172-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The settling performance design of operational amplifiers is an important issue in discrete-time system applications. Most of the currently existing approaches achieve settling time-oriented design based on an approximate analytical transfer function model, and the result is inaccurate. A method for the exact settling performance-driven design of three-stage nested-Miller-compensated CMOS amplifiers is proposed in this paper. With the user-specified settling time at a certain accuracy level, this method finds the optimal solution by a two-step strategy, where the parameters of the compensation network are first solved from the equations formulated based on the minimal settling condition, and then the transconductance of the last stage is adjusted automatically according to the targeted settling time. The accuracy of the method is guaranteed by the use of the SPICE simulation of the settling waveform in the entire procedure. When the process variations are considered, an accurate worst-case design method is further developed. The method also features high efficiency compared with conventional optimization-based approaches. Experimental results of the simulated design in a 90 nm technology are provided to validate the effectiveness of the method.
引用
收藏
页码:1327 / 1351
页数:25
相关论文
共 50 条
  • [41] A Generic Theory for Design of Efficient Three-Stage Doherty Power Amplifiers
    Zhou, Han
    Perez-Cisneros, Jose-Ramon
    Hesami, Sara
    Buisman, Koen
    Fager, Christian
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (02) : 1242 - 1253
  • [42] Improved single-miller passive compensation network for three-stage CMOS OTAs
    Di Cataldo, Giuseppe
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (03) : 417 - 427
  • [43] Efficient Design Strategy for Optimizing the Settling Time in Three-Stage Amplifiers Including Small- and Large-Signal Behavior
    Giustolisi, Gianluca
    Palumbo, Gaetano
    ELECTRONICS, 2021, 10 (05) : 1 - 20
  • [44] ACTIVE-FEEDBACK SINGLE MILLER CAPACITOR FREQUENCY COMPENSATION TECHNIQUES FOR THREE-STAGE AMPLIFIERS
    Yavari, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (07) : 1381 - 1398
  • [45] Relationship between settling time and pole-zero placements for three-stage CMOS opamp
    Chandrawat, Uday Bhanu Singh
    Mishra, D. K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (07) : 901 - 922
  • [46] A Fast-Settling Three-Stage Amplifier Using Regular Miller Plus Reversed Indirect Compensation
    Song, Cheng
    Zhu, Zhangming
    Yang, Yintang
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (02) : 795 - 810
  • [47] A Fast-Settling Three-Stage Amplifier Using Regular Miller Plus Reversed Indirect Compensation
    Cheng Song
    Zhangming Zhu
    Yintang Yang
    Circuits, Systems, and Signal Processing, 2017, 36 : 795 - 810
  • [48] Miller compensated three-stage OTA for a wide range of load capacitors (1 pF to 1 nF)
    Manikandan, P.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, : 1459 - 1474
  • [49] Well-defined design procedure for a three-stage CMOS OTA
    Mita, R
    Palumbo, G
    Pennisi, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2579 - 2582
  • [50] Fast-settling CMOS two-stage operational transconductance amplifiers and their systematic design
    Yao, LB
    Steyaert, M
    Sansen, W
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 839 - 842