Exact Settling Performance Design for CMOS Three-Stage Nested-Miller-Compensated Amplifiers

被引:0
|
作者
Xue, Wang [1 ]
Guo, Yushun [1 ]
Zhang, Yuliang [1 ]
Shu, Chang [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Elect & Informat Engn, Hangzhou 310018, Zhejiang, Peoples R China
关键词
Multistage operational amplifiers; Settling time; Nested Miller compensation; Analog IC design; METHODOLOGY; OTAS;
D O I
10.1007/s00034-022-02172-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The settling performance design of operational amplifiers is an important issue in discrete-time system applications. Most of the currently existing approaches achieve settling time-oriented design based on an approximate analytical transfer function model, and the result is inaccurate. A method for the exact settling performance-driven design of three-stage nested-Miller-compensated CMOS amplifiers is proposed in this paper. With the user-specified settling time at a certain accuracy level, this method finds the optimal solution by a two-step strategy, where the parameters of the compensation network are first solved from the equations formulated based on the minimal settling condition, and then the transconductance of the last stage is adjusted automatically according to the targeted settling time. The accuracy of the method is guaranteed by the use of the SPICE simulation of the settling waveform in the entire procedure. When the process variations are considered, an accurate worst-case design method is further developed. The method also features high efficiency compared with conventional optimization-based approaches. Experimental results of the simulated design in a 90 nm technology are provided to validate the effectiveness of the method.
引用
收藏
页码:1327 / 1351
页数:25
相关论文
共 50 条
  • [21] Nested Miller Active-Capacitor Frequency Compensation for Low-Power Three-stage Amplifiers
    Ma, H. F.
    Zhou, F.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 21 - 24
  • [22] Improved reversed nested miller frequency compensation technique based on current comparator for three-stage amplifiers
    Mehdi Zaherfekr
    Ali Biabanifard
    Analog Integrated Circuits and Signal Processing, 2019, 98 : 633 - 642
  • [23] Multipath Reversed Nested Miller Compensation with Voltage Buffer for Low-Power Three-Stage Amplifiers
    Yan, Zushu
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 176 - 179
  • [24] Improved reversed nested miller frequency compensation technique based on current comparator for three-stage amplifiers
    Zaherfekr, Mehdi
    Biabanifard, Ali
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (03) : 633 - 642
  • [25] Settling Time Optimization for Three-Stage CMOS Amplifier Topologies
    Pugliese, Andrea
    Amoroso, Francesco Antonio
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) : 2569 - 2582
  • [26] A low offset chopper amplifier with three-stage nested Miller configuration
    HUANG ZhuoLei
    WANG WeiBing
    JIANG Fan
    CHEN DaPeng
    Science China(Information Sciences), 2014, 57 (06) : 192 - 198
  • [27] A low offset chopper amplifier with three-stage nested Miller configuration
    Huang ZhuoLei
    Wang WeiBing
    Jiang Fan
    Chen DaPeng
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (06) : 1 - 7
  • [28] A low offset chopper amplifier with three-stage nested Miller configuration
    ZhuoLei Huang
    WeiBing Wang
    Fan Jiang
    DaPeng Chen
    Science China Information Sciences, 2014, 57 : 1 - 7
  • [29] Circuit design of a three-stage CMOS amplifier by circuit theory and analysis miller compensation network
    Rezaei, Ilghar
    Soldoozy, Ali
    Mohammad Khani, Amir Ali
    Biabanifard, Ali
    Memories - Materials, Devices, Circuits and Systems, 2023, 6
  • [30] The Design of Fast-Settling Three-Stage Amplifiers Using the Open-Loop Damping Factor as a Design Parameter
    Nguyen, Ray
    Murmann, Boris
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) : 1244 - 1254