A Low Power and Robust Carbon Nanotube 6T SRAM Design with Metallic Tolerance

被引:0
|
作者
Sun, Luo [1 ]
Mathew, Jimson [1 ]
Shafik, Rishad A. [1 ]
Pradhan, Dhiraj K. [1 ]
Li, Zhen [1 ]
机构
[1] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
关键词
FIELD-EFFECT TRANSISTORS; CNT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistor (CNTFET) is envisioned as a promising device to overcome the limitations of traditional CMOS based MOSFETs due to its favourable physical properties. This paper presents a novel six-transistor (6T) static random access memory (SRAM) bitcell design using CNTFETs. Extensive validations and comparative analyses are carried out with the proposed SRAM design using SPICE based simulations. We show that the proposed CNTFET based SRAM has a significantly better static noise margin (SNM) and write ability margin (WAM) compared to a CNTFET-based standard 6T bitcell, equivalent to isolated read-port 8T cell based on CNTFET, while consuming less dynamic power. We further demonstrate that it exhibits higher robustness under process, voltage and temperature (PVT) variations when compared with the traditional CMOS SRAM cell designs. Furthermore, metallic CNTs removal technique is used considering metallic tolerance to make the proposed SRAM design more reliable.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Design and Modelling of 6T FinFET SRAM in 18nm
    Vijayalakshmi, V.
    Naik, B. Mohan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 208 - 211
  • [22] A low-power small-area 6T SRAM cell for tracking detector applications
    Gao, Chaosong
    An, Mangmang
    Liu, Jun
    Huang, Guangming
    Sun, Xiangming
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2020, 980
  • [23] Carbon Nanotube SRAM Design With Metallic CNT or Removed Metallic CNT Tolerant Approaches
    Zhang, Zhe
    Delgado-Frias, Jose G.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (04) : 788 - 798
  • [24] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [25] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112
  • [26] Design and Optimization of 6T SRAM using Vertically Stacked Nanowire MOSFETs
    Tsai, Ming-Fu
    Fan, Ming-Long
    Pao, Chia-Hao
    Chen, Yin-Nien
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [27] Simulation and Verification of LECTOR 6T FinFET SRAM: A Low Leakage Cell
    Sharma, Shyam
    Verma, Darpan
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (04): : 305 - 315
  • [28] A Novel High Write Speed, Low Power, Read-SNM-Free 6T SRAM Cell
    Sil, Abhijit
    Ghosh, Sournik
    Gogineni, Neeharika
    Bayoumi, Magdy
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 771 - 774
  • [29] Analysis of Sub-threshold Inverter and 6T SRAM Cell for Ultra-Low-Power Applications
    Sudha, D.
    Ijjada, Sreenivasa Rao
    Santhirani, Ch.
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 1401 - 1413
  • [30] Performance Analysis of Low Power 6T SRAM Cell in 180nm and 90nm
    Kumar, C. Ashok
    Madhavi, B. K.
    Lalkishore, K.
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 351 - 357