Analog IP design flow for SoC applications

被引:0
|
作者
Hamour, M [1 ]
Saleh, R [1 ]
Mirabbasi, S [1 ]
Ivanov, A [1 ]
机构
[1] Univ British Columbia, Vancouver, BC V5Z 1M9, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The analog/mixed-signal (AMS) portion of the IC design process continues to be a major bottleneck, slowing the progress towards fully integrated system-on-chip (SoC) designs. A clear definition of reusable analog IP and an analog IP authoring flow has not emerged as yet, although many efforts are underway in industry and academia to establish these notions. In this work, practical definitions of analog IP and an associated design process is proposed A methodology is developed for analog IP hardening. The VCO of a phase locked loop (PLL) is chosen to illustrate the process due to the increasing importance of PLLs in SoC designs.
引用
收藏
页码:676 / 679
页数:4
相关论文
共 50 条
  • [21] ALTERING THE SOC-DESIGN FLOW
    Wilson, Ron
    EDN, 2010, 55 (11) : 30 - 35
  • [22] A hierarchical interface design methodology and models for SoC IP integration
    Jou, JM
    Kuang, SR
    Wu, KM
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 360 - 363
  • [23] A system level IP integration methodology for fast SOC design
    Bocchi, M
    Brunelli, C
    De Bartolomeis, C
    Magagni, L
    Campi, F
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 127 - 130
  • [24] A fast IP-core integration methodology for SoC design
    de Oliveira, JA
    de Lima, ME
    Maciel, PR
    Moura, J
    Celso, B
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 131 - 136
  • [25] Toward IP-based system level SoC design
    Kunkel, J
    COMPUTER, 2003, 36 (05) : 88 - 89
  • [26] IP-XACT standard based SoC design methodology
    Huang, Kai-Jie
    Huang, Kai
    Ma, De
    Wang, Yu-Bo
    Feng, Jiong
    Ge, Hai-Tong
    Yan, Xiao-Lang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2013, 47 (10): : 1770 - 1776
  • [27] Programmable logic IP cores in SoC design: Opportunities and challenges
    Wilton, SJE
    Saleh, R
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 63 - 66
  • [28] Design of Multithreaded Coprocessor IP Core for Embedded SoC Chip
    Zhang, Dexue
    Zeng, Xiaoyang
    Xiao, Fengyu
    Xiao, Qingli
    Zheng, Lu
    2013 IEEE 4TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2014, : 66 - 69
  • [29] Online-programming IP design and implementation based on SoC
    Yang, Wenrong
    Jiang, Chao
    Hu, Yueli
    Open Automation and Control Systems Journal, 2013, 5 (01): : 59 - 66
  • [30] The Design and Verification of Online-programming IP based on SOC
    Hu, Yueli
    Jiang, Chao
    Zhu, Anji
    Yu, Chao
    MANUFACTURING PROCESS AND EQUIPMENT, PTS 1-4, 2013, 694-697 : 2651 - 2655