On-line diagnosis of interconnect faults in FPGA-based systems

被引:0
|
作者
Elshafey, K [1 ]
机构
[1] Al Azhar Univ, Fac Engn, Syst & Comp Engn Dept, Cairo, Egypt
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an on-line diagnosis approach for locating the interconnect faults in field programmable gate arrays (FPGAs)-based systems. The diagnosis proposed approach consists of two phases. Phase one is locating the faulty tile through partitioning the FPGA-based system into self-checking tiles. The faulty tile can be detected concurrently with the normal system operation. This operation will be performed prior to scheduling and allocating the circuit. The proposed partitioning approach was applied on certain circuits as a case study, and has been implemented using Xilinx foundation CAD tool with FPGA chip XC4010. The simulation study proved that our partitioning scheme reduces the test complexity and produces lower overheads. Upon locating a faulty tile and by the aid of a proposed path-list file per tile created during the routing process, the second phase of the diagnosis approach is applied only on the utilized interconnection of that tile for locating the faulty wires and switches. Therefore, the diagnosis approach is considered to be simplified.
引用
收藏
页码:396 / 399
页数:4
相关论文
共 50 条
  • [1] A low cost approach for detecting, locating, and avoiding interconnect faults in FPGA-based reconfigurable systems
    Das, D
    Touba, NA
    [J]. TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 266 - 269
  • [2] Design of FPGA-based hardware accelerators for on-line fingerprint matcher systems
    Fons, Mariano
    Fons, Francisco
    Canto, Enrique
    [J]. PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 333 - +
  • [3] A FPGA-based Library for On-Line Signal Processing
    Dannie Lau
    Aaron Schneider
    Milos D. Ercegovac
    John Villasenor
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 129 - 143
  • [4] A FPGA-based library for on-line signal processing
    Lau, D
    Schneider, A
    Ercegovac, MD
    Villasenor, J
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (1-2): : 129 - 143
  • [5] On-line BIST and diagnosis of FPGA interconnect using roving STARs
    Stroud, C
    Lashinsky, M
    Nall, J
    Emmert, J
    Abramovici, M
    [J]. SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 27 - 33
  • [6] On-line diagnosis and reconfiguration of FPGA systems
    Antola, A
    Piuri, V
    Sami, M
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 291 - 296
  • [7] Diagnosis of interconnect faults in cluster-based FPGA architectures
    Harris, I
    Tessier, R
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 472 - 475
  • [8] Fine grain faults diagnosis of FPGA interconnect
    Kumar, T. Nandha
    Almurib, Haider A. F.
    New Chin-Ee
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (01) : 33 - 40
  • [9] Testing and diagnosis of interconnect faults in cluster-based FPGA architectures
    Harris, IG
    Tessier, R
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (11) : 1337 - 1343
  • [10] Using duplication with compare for on-line error detection in FPGA-based designs
    Johnson, Jonathan
    Howes, William
    Wirthlin, Michael
    McMurtrey, Daniel L.
    Caffrey, Michael
    Graham, Paul
    Morgan, Keith
    [J]. 2008 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2008, : 2322 - +