Dependence of Grain Size on the Performance of a Polysilicon Channel TFT for 3D NAND Flash Memory

被引:14
|
作者
Kim, Seung-Yoon [1 ]
Park, Jong Kyung [1 ]
Hwang, Wan Sik [2 ]
Lee, Seung-Jun [3 ]
Lee, Ki-Hong [3 ]
Pyi, Seung Ho [3 ]
Cho, Byung Jin [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, 335 Gwahak Ro, Daejeon 305701, South Korea
[2] Korea Aerosp Univ, Dept Mat Engn, Gyeonggi Do 412791, South Korea
[3] SK Hynix Semicond Inc, Icheon Si 467701, Gyeonggi Do, South Korea
关键词
3D NAND; Solid Phase Crystallization; Channel Thickness; Grain Size Effect; Interface Trap Density; On-State Current; DENSITIES;
D O I
10.1166/jnn.2016.12251
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
We investigated the dependence of grain size on the performance of a polycrystalline silicon (poly-Si) channel TFT for application to 3D NAND Flash memory devices. It has been found that the device performance and memory characteristics are strongly affected by the grain size of the poly-Si channel. Higher on-state current, faster program speed, and poor endurance/reliability properties are observed when the poly-Si grain size is large. These are mainly attributed to the different local electric field induced by an oxide valley at the interface between the poly-Si channel and the gate oxide. In addition, the trap density at the gate oxide interface was successfully measured using a charge pumping method by the separation between the gate oxide interface traps and traps at the grain boundaries in the poly-Si channel. The poly-Si channel with larger grain size has lower interface trap density.
引用
收藏
页码:5044 / 5048
页数:5
相关论文
共 50 条
  • [1] Analysis and Optimization of Threshold Voltage Variability by Polysilicon Grain Size Simulation in 3D NAND Flash Memory
    Yang, Tao
    Xia, Zhiliang
    Shi, Dandan
    Ouyang, Yingjie
    Huo, Zongliang
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 140 - 144
  • [2] Impact of Residual Stress on a Polysilicon Channel in Scaled 3D NAND Flash Memory
    Lee, Juyoung
    Yoon, Dong-Gwan
    Sim, Jae-Min
    Song, Yun-Heub
    [J]. ELECTRONICS, 2021, 10 (21)
  • [3] Channel Thickness and Grain Size Engineering for Improvement of Variability and Performance in 3-D NAND Flash Memory
    Nam, Kihoon
    Park, Chanyang
    Yoon, Jun-Sik
    Yang, Giho
    Park, Min Sang
    Baek, Rock-Hyun
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3681 - 3687
  • [4] Performance Enhancement by Optimization of Poly Grain Size and Channel Thickness in a Vertical Channel 3-D NAND Flash Memory
    Bhatt, Upendra Mohan
    Kumar, Arvind
    Manhas, Sanjeev Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) : 1781 - 1786
  • [5] Modeling of Grain Growth in the Polysilicon Channel Process of a Vertical NAND Flash Memory
    Lee, Jong-Hyuk
    Kong, Young-Min
    Kwon, Yongwoo
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (04) : 321 - 325
  • [6] Optimization of Performance and Reliability in 3D NAND Flash Memory
    Ouyang, Yingjie
    Xia, Zhiliang
    Yang, Tao
    Shi, Dandan
    Zhou, Wenxi
    Huo, Zongliang
    [J]. IEEE ELECTRON DEVICE LETTERS, 2020, 41 (06) : 840 - 843
  • [7] Channel Modeling and Quantization Design for 3D NAND Flash Memory
    Wang, Cheng
    Mei, Zhen
    Li, Jun
    Shu, Feng
    He, Xuan
    Kong, Lingjun
    [J]. ENTROPY, 2023, 25 (07)
  • [8] Mechanical stress in a tapered channel hole of 3D NAND flash memory
    Yoon, DongGwan
    Sim, JaeMin
    Song, YunHeub
    [J]. MICROELECTRONICS RELIABILITY, 2023, 143
  • [9] Improvement of memory performance of 3-D NAND flash memory with retrograde channel doping
    Gupta, Deepika
    Upadhyay, Abhishek Kumar
    Beohar, Ankur
    Vishvakarma, Santosh Kumar
    [J]. Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [10] Vertical 3D NAND Flash Memory Technology
    Nitayama, Akihiro
    Aochi, Hideaki
    [J]. ULSI PROCESS INTEGRATION 7, 2011, 41 (07): : 15 - 25