Dependence of Grain Size on the Performance of a Polysilicon Channel TFT for 3D NAND Flash Memory

被引:14
|
作者
Kim, Seung-Yoon [1 ]
Park, Jong Kyung [1 ]
Hwang, Wan Sik [2 ]
Lee, Seung-Jun [3 ]
Lee, Ki-Hong [3 ]
Pyi, Seung Ho [3 ]
Cho, Byung Jin [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, 335 Gwahak Ro, Daejeon 305701, South Korea
[2] Korea Aerosp Univ, Dept Mat Engn, Gyeonggi Do 412791, South Korea
[3] SK Hynix Semicond Inc, Icheon Si 467701, Gyeonggi Do, South Korea
关键词
3D NAND; Solid Phase Crystallization; Channel Thickness; Grain Size Effect; Interface Trap Density; On-State Current; DENSITIES;
D O I
10.1166/jnn.2016.12251
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
We investigated the dependence of grain size on the performance of a polycrystalline silicon (poly-Si) channel TFT for application to 3D NAND Flash memory devices. It has been found that the device performance and memory characteristics are strongly affected by the grain size of the poly-Si channel. Higher on-state current, faster program speed, and poor endurance/reliability properties are observed when the poly-Si grain size is large. These are mainly attributed to the different local electric field induced by an oxide valley at the interface between the poly-Si channel and the gate oxide. In addition, the trap density at the gate oxide interface was successfully measured using a charge pumping method by the separation between the gate oxide interface traps and traps at the grain boundaries in the poly-Si channel. The poly-Si channel with larger grain size has lower interface trap density.
引用
下载
收藏
页码:5044 / 5048
页数:5
相关论文
共 50 条
  • [31] Laser Thermal Anneal of polysilicon channel to boost 3D memory performance
    Lisoni, J. G.
    Arreghini, A.
    Congedo, G.
    Toledano-Luque, M.
    Toque-Tresonne, I.
    Huet, K.
    Capogreco, E.
    Liu, L.
    Tan, C. -L.
    Degraeve, R.
    Van den Bosch, G.
    Van Houdt, J.
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [32] Effects of the Grain Boundary and Interface Traps on the Electrical Characteristics of 3D NAND Flash Memory Devices
    Lee, Jun Gyu
    Kim, Tae Whan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (03) : 1944 - 1947
  • [33] Characteristics of Junctionless Charge Trap Flash Memory for 3D Stacked NAND Flash
    Oh, Jinho
    Na, Heedo
    Park, Sunghoon
    Sohn, Hyunchul
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (09) : 6413 - 6415
  • [34] Modeling of Threshold Voltage Distribution in 3D NAND Flash Memory
    Liu, Weihua
    Wu, Fei
    Zhou, Jian
    Zhang, Meng
    Yang, Chengmo
    Lu, Zhonghai
    Wang, Yu
    Xie, Changsheng
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1729 - 1732
  • [35] A Review of Cell Operation Algorithm for 3D NAND Flash Memory
    Park, Jong Kyung
    Kim, Sarah Eunkyung
    APPLIED SCIENCES-BASEL, 2022, 12 (21):
  • [36] 3D NAND flash memory with laterally-recessed channel (LRC) and connection gate architecture
    Yun, Jang-Gn
    Lee, Jong Duk
    Park, Byung-Gook
    SOLID-STATE ELECTRONICS, 2011, 55 (01) : 37 - 43
  • [37] Predictive Modeling of Channel Potential in 3-D NAND Flash Memory
    Kim, Yoon
    Kang, Myounggon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3901 - 3904
  • [38] Modeling and Optimization of Array Leakage in 3D NAND Flash Memory
    Song, Yu-jie
    Xia, Zhi-liang
    Hua, Wen-yu
    Liu, Fan-dong
    Huo, Zong-liang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 120 - 121
  • [39] Grain Size Monitoring of 3D Flash Memory Channel Poly-Si using Multiwavelength Raman Spectroscopy
    Yoo, Woo Sik
    Ishigaki, Toshikazu
    Ueda, Takeshi
    Kang, Kitaek
    Kwak, Noh Yeal
    Sheen, Dong Sun
    Kim, Sung Soon
    Ko, Min Sung
    Shin, Wan Sup
    Lee, Byung Seok
    Yeom, Seung Jin
    Park, Sung Ki
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [40] Depassivation of Traps in the Polysilicon Channel of 3D NAND Flash Arrays: Impact on Cell High-Temperature Data Retention
    Giulianini, Mattia
    Malavena, Gerardo
    Chiavarone, Luca
    Spinelli, Alessandro S.
    Compagnoni, Christian Monzio
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,