LVDS I/O interface for Gb/s-per-pin operation in 0.35-μm CMOS

被引:132
|
作者
Boni, A [1 ]
Pierazzi, A [1 ]
Vecchi, D [1 ]
机构
[1] Univ Parma, Dipartimento Ingn Informaz, I-43100 Parma, Italy
关键词
back-plane drivers; CMOS integrated circuits; high-speed integrated circuits; input/output (I/O); low-power design; low-voltage differential signaling (LVDS);
D O I
10.1109/4.913751
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and the implementation of input/output (I/O) interface circuits for Gb/s-per-pin operation, fully compatible with low-voltage differential signaling (LVDS) standard. Due to the differential transmission technique and the low voltage swing, LVDS allows high transmission speeds and low power consumption at the same time, In the proposed transmitter, the required tolerance on the de output levels was achieved over process, temperature, and supply voltage variations with neither external components nor trimming procedures, by means of a closed-loop control circuit and an internal voltage reference. The proposed receiver implements a dual-gain-stage folded-cascode architecture which allows a 1.2-Gb/s transmission speed with the minimum common-mode and differential voltage at the input, The circuits were implemented in a 3.3-V 0.35-mum CMOS technology in a couple of test chips, Transmission operations up to 1.2 Gb/s with random data patterns and up to 2 Gb/s in asynchronous mode were demonstrated. The transmitter and receiver pad cells exhibit a power consumption of 43 and 33 mW, respectively.
引用
收藏
页码:706 / 711
页数:6
相关论文
共 50 条
  • [1] LOW-POWER LVDS I/O INTERFACE FOR ABOVE 2GB/S-PER-PIN OPERATION
    Wang Xihu Wu Longsheng Liu Youbao (Xi’an Microelectronic Technology Institute
    [J]. Journal of Electronics(China), 2009, 26 (04) : 525 - 531
  • [2] An 8-Gb|s|pin simultaneously bidirectional transceiver in 0.35-μm CMOS
    Drost, RJ
    Wooley, BA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 1894 - 1908
  • [3] Gigabit-per-second, ECL-compatible I/O interface in 0.35-μm CMOS
    Djahanshahi, H
    Hansen, F
    Salama, CAT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1074 - 1083
  • [4] 1.2-Gb/s true PECL 100K compatible I/O interface in 0.35-μm CMOS
    Boni, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 979 - 987
  • [5] 3.5-gb/s 0.35-μm CMOS data decision IC
    Gu, Z
    Wang, ZG
    Wang, H
    Tao, R
    Xie, TT
    Xie, SZ
    Dong, Y
    [J]. FIBER OPTICS AND OPTOELECTRONICS FOR NETWORK APPLICATIONS, 2001, 4603 : 283 - 286
  • [6] A high-speed LVDS driver design in 0.35-μm CMOS technology
    Wang, Zhongyan
    Guo, Ai
    Pu, Yan
    [J]. Lecture Notes in Electrical Engineering, 2015, 334 : 1003 - 1010
  • [7] 2.5-Gb/s 0.35-μm CMOS laser-diode driver
    Chen, XH
    Huang, T
    Ke, XM
    Xie, TT
    Chen, HT
    Wang, ZG
    Dong, Y
    Xie, SZ
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 821 - 822
  • [8] 2.5-Gb/s 0.35-μm CMOS ICs for optic-fiber transceiver
    Wang, ZG
    Chen, XH
    Tao, R
    Huang, T
    Feng, J
    Xie, TT
    Chen, HT
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 689 - 692
  • [9] High-voltage drive and I/O interfaces in a 0.35-μm CMOS process
    Krenzke, Rainer
    Ji, Cang
    Salzmann, Oliver
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1880 - +
  • [10] 1Gb/s ground referenced low voltage differential signal I/O interface in 0.35μm CMOS
    Tiao, Yu-Sheng
    Sheu, Meng-Lieh
    Chen, Yen-Po
    [J]. 2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 503 - 506