Breaking the 2n-bit carry propagation barrier in residue to binary conversion for the [2n-1, 2n, 2n+1] modula set

被引:32
|
作者
Bhardwaj, M [1 ]
Premkumar, AB
Srikanthan, T
机构
[1] Siemens Components, Microelect Design Ctr, Singapore 349249, Singapore
[2] Nanyang Technol Univ, Sch Appl Sci, Singapore 639798, Singapore
关键词
modular arithmetic; residue numbers; reverse converters;
D O I
10.1109/81.721268
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a high speed realization of a residue to binary converter for the {2(n-1),2(n),2(n) + 1} moduli set, which improves upon the best known implementation by almost twice in terms of overall conversion delay. This significant speedup is achieved by using just three extra two input logic gates. Interestingly, by exploiting certain symmetry in operands, we also reduce the hardware requirement of the best known implementation by n - 1 full adders. Finally, the proposed converter eliminates the redundant representation of zero using no extra logic.
引用
收藏
页码:998 / 1002
页数:5
相关论文
共 50 条
  • [31] A Unified {2n-1, 2n, 2n+1} RNS Scaler with Dual Scaling Constants
    Low, Jeremy Yung Shern
    Tay, Thian Fatt
    Chang, Chip-Hong
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 296 - 299
  • [32] Fast division in the residue number system {2n+1,2n, 2n-1} based on shortcut mixed radix conversion
    Torabi, Zeinab
    Jaberipur, Ghassem
    Belghadr, Armin
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [33] Simple, Fast, and Exact RNS Scaler for the Three-Moduli Set {2n-1, 2n, 2n+1}
    Chang, Chip-Hong
    Low, Jeremy Yung Shern
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (11) : 2686 - 2697
  • [34] A Unified Addition Structure for Moduli Set {2n-1, 2n, 2n+1} Based on a Novel RNS Representation
    Timarchi, Somayeh
    Fazlali, Mahmood
    Cotofana, Sorin D.
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 247 - 252
  • [35] Reverse converter for the 4-moduli superset {2n-1, 2n, 2n+1, 2n+1+1}
    Bhardwaj, M.
    Srikanthan, T.
    Clarke, C.T.
    Proceedings - Symposium on Computer Arithmetic, 1999, : 168 - 175
  • [36] A reverse converter for the 4-moduli superset {2n-1, 2n, 2n+1, 2n+1+1}
    Bhardwaj, M
    Srikanthan, T
    Clarke, CT
    14TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1999, : 168 - 175
  • [37] Memoryless RNS-to-Binary Converters for the {2n+1-1, 2n, 2n-1} Moduli Set
    Gbolagade, Kazeem Alagbe
    Voicu, George Razvan
    Cotofana, Sorin Dan
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [38] IMAGE ENCRYPTION AND DECRYPTION IN RNS DOMAIN BASED ON {2n, 22n+1-1, 2n+1, 2n-1} MODULI SET
    Reddy, P. Venkata Narasa
    Karumuri, Rajasekhar
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 414 - 418
  • [39] Residue-to-Binary converters for the seven moduli set {2n-5-1, 2n-3-1, 2n-2+1, 2n-1-1, 2n-1+1, 2n, 2n+1} for n even
    Latha, M. V. N. Madhavi
    Rachh, Rashmi Ramesh
    Mohan, P. V. Ananda
    2019 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2019): INNOVATIVE CAS TOWARDS SUSTAINABLE ENERGY AND TECHNOLOGY DISRUPTION, 2019, : 37 - 40
  • [40] Low-Complexity Sign Detection Algorithm for RNS {2n-1, 2n, 2n+1}
    Xu, Minghe
    Ya, Ruohe
    Luo, Fei
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (09): : 1552 - 1556