5-nm Gate-All-Around Transistor Technology With 3-D Stacked Nanosheets

被引:12
|
作者
Gundu, Anil Kumar [1 ]
Kursun, Volkan [2 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn ECE, Hong Kong, Peoples R China
[2] Norwegian Univ Sci & Technol, Dept Elect Syst, N-7034 Trondheim, Norway
关键词
Logic gates; Gallium arsenide; Silicon; Nanoscale devices; Nanowires; FinFETs; Metals; 3-D stacking; data stability; gate-all-around (GAA); leakage currents; low power; Moore's law; nanoribbon; nanosheet stacking; nanowire; technology scaling; FINFET;
D O I
10.1109/TED.2022.3143774
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A comprehensive computational study of gate-all-around (GAA) devices with 3-D stacked silicon nanosheets (also known as nanoribbons or nanowires) is presented in this article. Technology development guidelines are provided for low-power applications in 5-nm CMOS technology node and beyond. The 3-D stacked nanosheet devices lower the subthreshold swing, drain-induced barrier-lowering, and subthreshold leakage current by up to 20.75%, 38.89%, and 88.53%, respectively, when compared to a silicon-on-insulator (SOI) FinFET with 5-nm physical gate length and identical silicon area at $V_{DD} = 0.6$ V and T = 80 degrees C. The voltage gain of a minimum-sized CMOS inverter is increased by up to 157% with the 3-D stacked nanosheet devices, thereby providing robust operation with wider noise margins when compared to the SOI-FinFET technology. Furthermore, by scaling the supply voltage to 0.49 V, the energy consumption of a CMOS inverter is reduced by 53.81% with the GAA 3-D stacked nanosheet devices while providing similar output transition speed when compared to the SOI-FinFET technology.
引用
收藏
页码:922 / 929
页数:8
相关论文
共 50 条
  • [41] High-k Metal Gate Fundamental Learning and Multi-VT Options for Stacked Nanosheet Gate-All-Around Transistor
    Zhang, Jingyun
    Ando, Takashi
    Yeung, Chun Wing
    Wang, Miaomiao
    Kwon, Ohseong
    Galatage, Rohit
    Chao, Robin
    Loubet, Nicolas
    Moon, Bum Ki
    Bao, Ruqiang
    Vega, Reinaldo A.
    Li, Juntao
    Zhang, Chen
    Liu, Zuoguang
    Kang, Myunggil
    Miao, Xin
    Wang, Junli
    Kanakasabapathy, Sivananda
    Basker, Veeraraghavan S.
    Jagannathan, Hemanth
    Yamashita, Tenko
    [J]. 2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [42] Tunneling Leakage Current of Gate-All-Around Nanowire Junctionless Transistor with an Auxiliary Gate
    Zhao, Linyuan
    Chen, Wenjie
    Liang, Renrong
    Liu, Yu
    Xu, Jun
    [J]. 2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [43] Impact of Gate Asymmetry on Gate-All-Around Silicon Nanovvire Transistor Parasitic Capacitance
    Dong, Xiaoqiao
    Yang, Yuancheng
    Chen, Gong
    Sun, Shuang
    Cai, Qifeng
    Li, Xiaokang
    An, Xia
    Xu, Xiaoyan
    Zhang, Wanrong
    Li, Ming
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 296 - 298
  • [44] A Vertical Combo Spacer to Optimize Electrothermal Characteristics of 7-nm Nanosheet Gate-All-Around Transistor
    Liu, Renhua
    Li, Xiaojin
    Sun, Yabin
    Shi, Yanling
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) : 2249 - 2254
  • [45] Vertical Field effect transistor with sub-15nm gate-all-around on Si nanowire array
    Larrieu, G.
    Guerfi, Y.
    Han, X. L.
    Clement, N.
    [J]. ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 202 - 205
  • [46] Ultrathin Sub-5-nm Hf1-xZrxO2 for a Stacked Gate-all-Around Nanowire Ferroelectric FET With Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 236 - 241
  • [47] Ultrathin Sub-5-nm Hf1-xZrxO2for a Stacked Gate-all-Around Nanowire Ferroelectric FET with Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    [J]. IEEE Journal of the Electron Devices Society, 2021, 9 : 236 - 241
  • [48] An inner gate as enabler for vertical pitch scaling in macaroni channel gate-all-around 3-D NAND flash memory
    Verreck, D.
    Arreghini, A.
    Bosch, G. Van den
    Rosmeulen, M.
    [J]. SOLID-STATE ELECTRONICS, 2023, 199
  • [49] ESD Protection Diodes in Sub-5nm Gate-All-Around Nanosheet Technologies
    Chen, Shih-Hung
    Veloso, Anabela
    Mertens, Hans
    Hellings, Geert
    Simicic, Marko
    Chen, Wen-Chieh
    Wu, Wei-Min
    Serbulova, Kateryna
    Linten, Dimitri
    Horiguchi, Naoto
    [J]. 2020 42ND ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2020,
  • [50] Statistical Variability Analysis in Vertically Stacked Gate All Around FETs at 7 nm Technology
    Zhuo, Yue
    Li, Xiang-Long
    Sun, Ya-Bin
    Li, Xiao-Jin
    Shi, Yan-Ling
    Chen, Shou-Mian
    Hu, Shao-Jian
    Guo, Ao
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 159 - 161