Field Programmable Gate Array design for an application specific signal processing algorithms

被引:0
|
作者
Moreno, WA [1 ]
Poladia, K [1 ]
机构
[1] Univ S Florida, Ctr Microelect Res, Tampa, FL 33620 USA
关键词
D O I
10.1109/ICCDCS.1998.705837
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Field Programmable Gate Array (FPGA) architectures have emerged as an alternative means of implementing complex logic circuits providing rapid manufacturing turnaround time and low prototyping costs. This paper presents a new FPGA architecture suitable for the application specific signal processing algorithms and Wafer-Scale Integration (WSI) Technology. The architecture must be designed for versatility, flexibility, high speed, improved logic density, and defect tolerance. The proposed FPGA architecture consists of 2 dimensional array of programmable logic elements based on look-up table, interconnection resources, and input/output (I/O) blocks. The architectural style is similar to the one used in XILINX FPGA architecture. A key variation from the commonly used FPGA is the dual switching scheme employed in the proposed architecture: 1) Laser Vertical Links (LVLs) (Moreno, 1993) designed and developed at the Center for Microelectronics Research, University of South Florida, that due to its low interconnect resistance, offer a high speed connection between the logic elements and the routing network. 2) Soft switching scheme (Walker, 1990) to route signals from one channel to the other. see figure 1. The other benefit that can be result from such a type arrangement is the defect tolerance. After fabrication, a defective logic element can be isolated by merely cutting the LVL's and bypassing it using the soft switches. An implementation of the proposed architecture was performed and tested on a benchmark circuit by using the Segmented Channel Routing Algorithm (Brown, 1996) to determine the optimal logic elements an ay size and to explore the relationship between the routability of an FPGA and the flexibility of its routing structure. That is to calculate the optimal number of switches required to achieve good routability, flexibility, and high speed. The design methodology. the design tools, and results obtained by using a Segmented Channel Routing Algorithm to map on it a 16 bit Parallel Multiplier. The results of this study for the selected benchmark circuit are presented.
引用
下载
收藏
页码:222 / 225
页数:4
相关论文
共 50 条
  • [41] Design of Novel Field Programmable Gate Array-Based Hearing Aid
    Lin, Bor-Shing
    Yang, Po-Yu
    Liu, Ching-Feng
    Huang, Yi-Chia
    Liu, Chengyu
    Lin, Bor-Shyh
    IEEE ACCESS, 2019, 7 : 63809 - 63817
  • [42] Design of a ferroelectric programmable logic gate array
    Macleod, TC
    Ho, FD
    INTEGRATED FERROELECTRICS, 2003, 56 : 1013 - 1021
  • [43] Development of a multitechnology field-programmable gate array suitable for photonic information processing
    Mal, P
    Cantin, JF
    Beyette, FR
    APPLIED OPTICS, 2005, 44 (22) : 4753 - 4760
  • [44] SDPSK-SPECIFIC DEMODULATION METHOD FOR THE nanoRTU FIELD-PROGRAMMABLE GATE ARRAY
    Skorodumovs, A.
    LATVIAN JOURNAL OF PHYSICS AND TECHNICAL SCIENCES, 2013, 50 (01) : 84 - 90
  • [45] The use of field programmable gate arrays in high performance radar signal processing applications
    Stapleton, R
    Merranko, K
    Parris, C
    Alter, J
    RECORD OF THE IEEE 2000 INTERNATIONAL RADAR CONFERENCE, 2000, : 850 - 855
  • [46] ASMD‒FSMD Technique in Designing Signal Processing Devices on Field Programmable Gate Arrays
    V. V. Solov’ev
    Journal of Communications Technology and Electronics, 2021, 66 : 1336 - 1345
  • [47] Programmable photoreceiver module for incorporation in an optical field programmable gate array
    Mal, P
    Cantin, JF
    Beyette, FR
    OPTOELECTRONIC AND WIRELESS DATA MANAGEMENT, PROCESSING, STORAGE, AND RETRIEVAL, 2001, 4534 : 138 - 147
  • [48] Image Processing on Field Programmable Gate Arrays
    Celik, Ali Recai
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 1501 - 1504
  • [49] Reconfigurable processing with field programmable gate arrays
    Fawcett, BK
    Watson, J
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 293 - 302
  • [50] Field Programmable Gate Array Acceleration of Bio-Inspired Optimization Techniques for Phased Array Design
    Kilic, Ozlem
    Barger, Dave
    2009 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM AND USNC/URSI NATIONAL RADIO SCIENCE MEETING, VOLS 1-6, 2009, : 557 - +