An 18-Gb/s Fully Integrated Optical Receiver With Adaptive Cascaded Equalizer

被引:25
|
作者
Pan, Quan [1 ,2 ]
Wang, Yipeng [1 ]
Lu, Yan [1 ,3 ]
Yue, C. Patrick [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Elect & Comp Engn Dept, Hong Kong, Hong Kong, Peoples R China
[2] eTopus Technol Inc, Sunnyvale, CA 94085 USA
[3] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Zhuhai, Guangdong, Peoples R China
关键词
Optoelectronic integrated circuits; optical receivers; silicon photodetector; inverter-based cascode transimpedance amplifier; low dropout regulator; DC offset cancellation; continuous-time linear equalizer (CTLE); adaptive equalizer; limiting amplifier (LA); OPTOELECTRONIC RECEIVER; STANDARD CMOS; PHOTODETECTOR; DETECTOR;
D O I
10.1109/JSTQE.2016.2574567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 18-Gb/s fully integrated optoelectronic integrated circuit for short-distance communications is realized in the TSMC 65-nm CMOS process. The system consists of a CMOS on-chip photodetector, an inverter-based cascode transimpedance amplifier, a DC offset cancellation buffer, a main amplifier, a three-stage tunable continuous-time linear equalizer, a two-stage modified limiting amplifier, a DC offset cancellation network, an adaptive equalization loop, a low dropout regulator, and a 50-Omega termination output buffer. The CMOS P-Well/Deep N-Well on-chip photodetector improves bandwidth and responsivity without technology modification. Moreover, the adaptive cascaded equalization further compensates for the limited bandwidth of the on-chip photodetector with a 5-10-dB/dec roll-up frequency response. The electrical measurement results show a transimpedance gain of 102 dB Omega and a bandwidth of 12.5 GHz. Furthermore, the optical measurement results demonstrate a fully integrated solution with (1) standard mode: data traffic of 9 Gb/s for 2(15)-1 PRBS with 10(-12) BER, -4.2-dBm optical input sensitivity, and 5.33-pJ/b efficiency; (2) avalanche mode: data traffic of 18 Gb/s for 2(15)-1 PRBS with 10(-12) BER, -4.9-dBm optical input sensitivity, and 2.7-pJ/b efficiency. The chip occupies a core area of 0.23 mm(2) and dissipates 48 mW from a 1/1.2-V voltage supply.
引用
收藏
页码:361 / 369
页数:9
相关论文
共 50 条
  • [31] A 5 Gb/s CMOS adaptive equalizer for serial link
    Wu, Hongbing
    Wang, Jingyu
    Liu, Hongxia
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (04)
  • [32] A 10 Gb/s adaptive equalizer with ISI level measurement
    Kim, Tae-Ho
    Seo, Jin-Cheol
    Ahn, Yong-Sung
    Kang, Jin-Ku
    IEICE ELECTRONICS EXPRESS, 2012, 9 (17): : 1384 - 1390
  • [33] 2-Gb/s CMOS optical integrated receiver with a spatially a modulated photodetector
    Jutzi, M
    Grözing, M
    Gaugler, E
    Mazioschek, W
    Berroth, M
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (06) : 1268 - 1270
  • [34] Simulation and fabrication of 5 Gb/s monolithically integrated optical receiver front end
    Fan, Chao
    Chen, Tang-Sheng
    Chen, Chen
    Jiao, Shi-Long
    Chen, Zhen-Long
    Liu, Lin
    Wang, Yu-Lin
    Ye, Yu-Tang
    Guangdian Gongcheng/Opto-Electronic Engineering, 2008, 35 (11): : 29 - 32
  • [35] A 1.5Gb/s monolithically integrated optical receiver in the standard CMOS process
    肖新东
    毛陆虹
    余长亮
    张世林
    谢生
    半导体学报, 2009, 30 (12) : 77 - 80
  • [36] 20-Gb/s optical transmitter and receiver using SiGe integrated circuits
    Tezuka, H
    Fukuchi, K
    Takeuchi, T
    Soda, M
    Suzaki, T
    Hashimoto, T
    Sato, F
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1996, 79 (12): : 25 - 35
  • [37] A 5Gb/s monolithically integrated optical receiver in standard CMOS process
    Chiu, Hsiang-Yi
    Yi, Bin-Wei
    Tsai, Chia-Ming
    International Journal of Electrical Engineering, 2009, 16 (03): : 261 - 268
  • [38] A 25-Gb/s, 2.1-pJ/bit, Fully Integrated Optical Receiver With a Baud-Rate Clock and Data Recovery
    Lee, Yuan-Sheng
    Ho, Wei-Hsiang
    Chen, Wei-Zen
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (08) : 2243 - 2254
  • [39] A Fully Integrated 25 Gb/s Low-Noise TIA plus CDR Optical Receiver Designed in 40-nm-CMOS
    Wang, Juncheng
    Pan, Quan
    Qin, Yajie
    Chen, Xuefeng
    Hu, Shang
    Bai, Rui
    Wang, Xin
    Cai, Yaxin
    Xia, Tao
    Zhang, Yuanxi
    Ma, Jianxu
    Qi, Nan
    Chiang, Patrick Yin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (10) : 1698 - 1702
  • [40] Integrated 100-Gb/s ETDM receiver
    Schubert, Colja
    Derksen, Rainer H.
    Moeller, Michael
    Ludwig, Reinhold
    Weiske, Claus-Joerg
    Lutz, Joachim
    Ferber, Sebastian
    Kirstaeter, Andreas
    Lehmann, Gottfried
    Schmidt-Langhorst, Carsten
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2007, 25 (01) : 122 - 130