An 18-Gb/s Fully Integrated Optical Receiver With Adaptive Cascaded Equalizer

被引:25
|
作者
Pan, Quan [1 ,2 ]
Wang, Yipeng [1 ]
Lu, Yan [1 ,3 ]
Yue, C. Patrick [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Elect & Comp Engn Dept, Hong Kong, Hong Kong, Peoples R China
[2] eTopus Technol Inc, Sunnyvale, CA 94085 USA
[3] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Zhuhai, Guangdong, Peoples R China
关键词
Optoelectronic integrated circuits; optical receivers; silicon photodetector; inverter-based cascode transimpedance amplifier; low dropout regulator; DC offset cancellation; continuous-time linear equalizer (CTLE); adaptive equalizer; limiting amplifier (LA); OPTOELECTRONIC RECEIVER; STANDARD CMOS; PHOTODETECTOR; DETECTOR;
D O I
10.1109/JSTQE.2016.2574567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 18-Gb/s fully integrated optoelectronic integrated circuit for short-distance communications is realized in the TSMC 65-nm CMOS process. The system consists of a CMOS on-chip photodetector, an inverter-based cascode transimpedance amplifier, a DC offset cancellation buffer, a main amplifier, a three-stage tunable continuous-time linear equalizer, a two-stage modified limiting amplifier, a DC offset cancellation network, an adaptive equalization loop, a low dropout regulator, and a 50-Omega termination output buffer. The CMOS P-Well/Deep N-Well on-chip photodetector improves bandwidth and responsivity without technology modification. Moreover, the adaptive cascaded equalization further compensates for the limited bandwidth of the on-chip photodetector with a 5-10-dB/dec roll-up frequency response. The electrical measurement results show a transimpedance gain of 102 dB Omega and a bandwidth of 12.5 GHz. Furthermore, the optical measurement results demonstrate a fully integrated solution with (1) standard mode: data traffic of 9 Gb/s for 2(15)-1 PRBS with 10(-12) BER, -4.2-dBm optical input sensitivity, and 5.33-pJ/b efficiency; (2) avalanche mode: data traffic of 18 Gb/s for 2(15)-1 PRBS with 10(-12) BER, -4.9-dBm optical input sensitivity, and 2.7-pJ/b efficiency. The chip occupies a core area of 0.23 mm(2) and dissipates 48 mW from a 1/1.2-V voltage supply.
引用
收藏
页码:361 / 369
页数:9
相关论文
共 50 条
  • [21] A 1.5 Gb/s monolithically integrated optical receiver in the standard CMOS process
    Xiao Xindong
    Mao Luhong
    Yu Changliang
    Zhang Shilin
    Xie Sheng
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (12)
  • [22] A 1-Gb/s monolithically integrated silicon NMOS optical receiver
    Schow, CL
    Schaub, JD
    Li, R
    Qi, J
    Campbell, JC
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 1998, 4 (06) : 1035 - 1039
  • [23] Fully integrated 42.6 Gb/s All-Optical XOR gate
    Manning, R. J.
    Ibrahim, S. K.
    Webb, R. P.
    An, Y.
    Poustie, A. J.
    Maxwell, G. D.
    Lardenois, S.
    Harmon, R. A.
    PS: 2009 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING, 2009, : 224 - +
  • [24] A BiCMOS 10Gb/s adaptive cable equalizer
    Zhang, GY
    Chaudhari, P
    Green, MM
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 482 - 483
  • [25] 12.S-Gb/s Monolithically Integrated Optical Receiver With CMOS Avalanche Photodetector
    Jung, Hyun-Yong
    Lee, Jeong-Min
    Youn, Jin-Sung
    Choi, Woo-Young
    Lee, Myung-Jae
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 1 - 2
  • [26] A 5 Gb/s CMOS adaptive equalizer for serial link
    Hongbing Wu
    Jingyu Wang
    Hongxia Liu
    Journal of Semiconductors, 2018, (04) : 70 - 75
  • [27] A 20-Gb/s, 2.4 pJ/bit, Fully Integrated Optical Receiver with a Baud-Rate Clock and Data Recovery
    Lee, Yuan-Sheng
    Chen, Wei-Zen
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [28] A 12x10 Gb/s fully integrated CMOS parallel optical receiver front-end amplifier array
    Li ZhiQun
    Chen LiLi
    Li Wei
    Zhang Li
    SCIENCE CHINA-INFORMATION SCIENCES, 2012, 55 (06) : 1415 - 1428
  • [29] A 5 Gb/s CMOS adaptive equalizer for serial link
    Hongbing Wu
    Jingyu Wang
    Hongxia Liu
    Journal of Semiconductors, 2018, 39 (04) : 70 - 75
  • [30] A bicmos 10Gb/s adaptive cable equalizer
    Zhang, G
    Chaudhari, P
    Green, MM
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 49 - 52