A novel ΔΣ control system processor and its VLSI implementation

被引:12
|
作者
Wu, Xiaofeng [1 ]
Chouliaras, Vassilios A. [1 ]
Nunez-Yanez, Jose Luis [2 ]
Goodall, Roger M. [1 ]
机构
[1] Univ Loughborough, Dept Elect & Elect Engn, Loughborough LE11 3TU, Leics, England
[2] Univ Bristol, Dept Elect & Elect Engn, Bristol BS8 1UB, Avon, England
基金
英国工程与自然科学研究理事会;
关键词
1-bit processing Delta Sigma modulation; control system processor; system-on-chip (SoC); VLSI;
D O I
10.1109/TVLSI.2007.915396
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a novel control system processor architecture based on AY modulation known as the Delta Sigma-CSP. The Delta Sigma-CSP utilizes 1-bit processing which is a new concept in digital control applications with the direct benefit of making multi-bit multiplication operations redundant. A simple conditional-negate-and-add (CNA) unit is instead used for operations in control law implementations. For this reason, the proposed processor has a very small silicon footprint and runs at very high frequencies making it ideal for high-sampling rate, real-time control applications. A number of Delta Sigma-CSP configurations have been implemented as VLSI hard macros in a high-performance 0.13-mu m CMOS process and a particular configuration achieved a post-route operating frequency of 355 MHz resulting in a 2.17 MHz sampling rate for a fourth-order control law implementation. Additional results prove that the Delta Sigma-CSP compares very favorably, in terms of silicon area and sampling rates, to two other specialized digital control processing systems, including direct, hardwired implementation of control laws; at the same time, it substantially outperforms software implementations of control laws running on very wide, general-purpose VLIW architectures.
引用
收藏
页码:217 / 228
页数:12
相关论文
共 50 条
  • [1] A Novel VLSI Design Of DCTQ Processor for FPGA Implementation
    Jain, Yogesh M.
    Jadhav, Aviraj R.
    Dixit, Harish V.
    Hindole, Akshay S.
    Vadakoott, Jithin R.
    Bilaye, Devendra S.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [2] A VLSI implementation of a cryptographic processor
    Lewis, M
    Simmons, S
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 821 - 826
  • [3] VLSI IMPLEMENTATION OF A CORDIC SVD PROCESSOR
    CAVALLARO, JR
    KELEHER, MP
    PRICE, RH
    THOMAS, GS
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 256 - 260
  • [4] Efficient finite field processor for GF(2163) and its VLSI implementation
    Ansari, Bijan
    Wu, Huapeng
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 1021 - +
  • [5] VLSI Implementation of Image Scaling Processor
    Priya, Gowthami P.
    Vairavel, G.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [6] A new cryptographic system and its VLSI implementation
    Yen, JC
    Chen, HC
    Jou, SS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 221 - 224
  • [7] VLSI implementation of a real time fuzzy processor
    Cardarilli, GC
    Re, M
    Lojacono, R
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 1998, 6 (03) : 389 - 401
  • [8] A parallel architecture for VLSI implementation of FFT processor
    Peng, YJ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 748 - 751
  • [9] An improved VLSI implementation method of FFT processor
    Liu, Guihua
    Feng, Quanyuan
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 131 - +
  • [10] A VLSI Implementation of an Adaptive Genetic Algorithm Processor
    Jayashree, M.
    Ranjith, C.
    Rani, S. P. Joy Vasantha
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,