A novel ΔΣ control system processor and its VLSI implementation

被引:12
|
作者
Wu, Xiaofeng [1 ]
Chouliaras, Vassilios A. [1 ]
Nunez-Yanez, Jose Luis [2 ]
Goodall, Roger M. [1 ]
机构
[1] Univ Loughborough, Dept Elect & Elect Engn, Loughborough LE11 3TU, Leics, England
[2] Univ Bristol, Dept Elect & Elect Engn, Bristol BS8 1UB, Avon, England
基金
英国工程与自然科学研究理事会;
关键词
1-bit processing Delta Sigma modulation; control system processor; system-on-chip (SoC); VLSI;
D O I
10.1109/TVLSI.2007.915396
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a novel control system processor architecture based on AY modulation known as the Delta Sigma-CSP. The Delta Sigma-CSP utilizes 1-bit processing which is a new concept in digital control applications with the direct benefit of making multi-bit multiplication operations redundant. A simple conditional-negate-and-add (CNA) unit is instead used for operations in control law implementations. For this reason, the proposed processor has a very small silicon footprint and runs at very high frequencies making it ideal for high-sampling rate, real-time control applications. A number of Delta Sigma-CSP configurations have been implemented as VLSI hard macros in a high-performance 0.13-mu m CMOS process and a particular configuration achieved a post-route operating frequency of 355 MHz resulting in a 2.17 MHz sampling rate for a fourth-order control law implementation. Additional results prove that the Delta Sigma-CSP compares very favorably, in terms of silicon area and sampling rates, to two other specialized digital control processing systems, including direct, hardwired implementation of control laws; at the same time, it substantially outperforms software implementations of control laws running on very wide, general-purpose VLIW architectures.
引用
收藏
页码:217 / 228
页数:12
相关论文
共 50 条
  • [21] A novel VLSI archiecture for an integrated crypto processor
    Sathishkumar, GA
    Prasanna, C
    INDICON 2005 Proceedings, 2005, : 272 - 275
  • [22] Special issue on novel VLSI processor architectures
    Murakami, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (09) : 1373 - 1373
  • [23] Realization of a Low power Sensor node processor for Wireless Sensor Network and its VLSI Implementation
    Bag, Joyashree
    Roy, Subhashis
    Sarkar, Subir Kumar
    SOUVENIR OF THE 2014 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2014, : 101 - 105
  • [24] COMMUNICATION CONTROL SUBSYSTEM FOR DIPS VLSI PROCESSOR
    MARUYAMA, M
    YAMASHITA, M
    MAEDA, H
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1984, 32 (04): : 717 - 726
  • [25] VLSI implementation of fractal image compression processor for moving pictures
    Yamauchi, H
    Takeuchi, Y
    Imai, M
    PROCEEDINGS OF THE 27TH EUROMICRO CONFERENCE - 2001: A NET ODYSSEY, 2001, : 400 - 409
  • [26] THE RPA OPTIMIZING A PROCESSOR ARRAY ARCHITECTURE FOR IMPLEMENTATION USING VLSI
    JESSHOPE, CR
    COMPUTER PHYSICS COMMUNICATIONS, 1985, 37 (1-3) : 95 - 100
  • [27] VLSI implementation of type-2 fuzzy inference processor
    Huang, SH
    Chen, YR
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3307 - 3310
  • [28] VLSI Implementation of an Edge-Oriented Image Scaling Processor
    Chen, Pei-Yin
    Lien, Chih-Yuan
    Lu, Chi-Pin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1275 - 1284
  • [29] A Novel Approximation Methodology and Its Efficient VLSI Implementation for the Sigmoid Function
    Qin, Zidi
    Qiu, Yuou
    Sun, Huaqing
    Lu, Zhonghai
    Wang, Zhongfeng
    Shen, Qinghong
    Pan, Hongbing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3422 - 3426
  • [30] DESIGN AUTOMATION SYSTEM FOR VLSI PROCESSOR.
    Matsuura, Hiroyuki
    Hanazawa, Takashi
    Ono, Hiromichi
    Saito, Kiyoshi
    Denki Tsushin Kenkyusho Kenkyu Jitsuyoka Hokoku, 1984, 33 (07): : 1725 - 1735