VLSI implementation of CAVLC decoder for H.264/AVC video decoding

被引:0
|
作者
Chen, Guanghua [1 ]
Wan, Fenfang [1 ]
Ma, Shiwei [1 ]
机构
[1] Shanghai Univ, Key Lab Adv Display & Syst Applicat, Minist Educ, Shanghai 200072, Peoples R China
关键词
H.264/AVC; CAVLC; decode;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient method of the contest-based adaptive variable length code (CAVLC) decoder for H.264/AVC standard. In the proposed design, according to the regularity of the codewords, the first 1 detector is used to solve the problem that the traditional method of table-searching has low efficiency. Considering the relevance of the data used in the process of RunBefore's decoding, arithmetic operation is combined with FSM, which achieves higher decoding efficiency. The simulation result shows that the decoder can decode the coded stream of transform coefficients in each block. Moreover, it can decode every syntax element in one clock cycle. When the proposed design is synthesized at clock constraint of 100MHz, the synthesis result shows that the design costs 9600 cells under a 0.25um CMOS technology, which meets the demand of real time decoding in H.264/AVC standard.
引用
收藏
页码:352 / +
页数:2
相关论文
共 50 条
  • [21] High Throughput Parallel Decoding Method for H.264/AVC CAVLC
    Yeo, Donghoon
    Shin, Hyunchul
    ETRI JOURNAL, 2009, 31 (05) : 510 - 517
  • [22] Two stage pipeline CAVLC implementation for H.264/AVC
    Xi'an Micro-Electronic Institute, Xi'an 710054, China
    不详
    J. Inf. Comput. Sci., 2008, 3 (995-1002):
  • [23] Memory-efficient H.264/AVC CAVLC for fast decoding
    Kim, Yong-Hwan
    Yoo, Yoon-Jong
    Shin, Jeongho
    Choi, Byeongho
    Paik, Joonki
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (03) : 943 - 952
  • [24] Efficient VLSI Design of CAVLC Decoder of H.264 for HD Videos
    Mukherjee, Rohan
    Banerjee, Anupam
    Chakrabarti, Indrajit
    Dutta, Pranab Kumar
    Ray, Ajoy Kumar
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [25] Enhanced Parallel Decoding for H.264/AVC CAVLC by Using Precomputation
    Yeo, Donghoon
    Shin, Hyunchul
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 532 - +
  • [26] High-throughput low-cost VLSI architecture for AVC/H.264 CAVLC decoding
    Lee, G. G.
    Lo, C. -C.
    Chen, Y. -C.
    Lin, H. -Y.
    Wang, M. -J.
    IET IMAGE PROCESSING, 2010, 4 (02) : 81 - 91
  • [27] VLSI implementation of H.264 video decoder for mobile multimedia application
    Park, Seong Mo
    Lee, Miyoung
    Kim, Seungchul
    Shin, Kyoung-Seon
    Kim, Igkyun
    Cho, Hanjin
    Jung, Heebum
    Lee, Dukdong
    ETRI JOURNAL, 2006, 28 (04) : 525 - 528
  • [28] Efficient FPGA Implementation of H.264 CAVLC Entropy Decoder
    Siblini, Ali
    Baaklini, Elias
    Sbeity, Hassan
    Fadlallah, Ahmad
    Niar, Smail
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [29] High performance VLSI architecture design for H.264 CAVLC decoder
    Alle, Mythri
    Biswas, J.
    Nandy, S. K.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 317 - +
  • [30] Power-efficient VLSI implementation of BitStream parsing in H.264/AVC decoder
    Xu, Ke
    Choy, Chiu-Sing
    Chan, Cheong-Fat
    Pun, Kong-Pong
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5339 - +