Gate oxide leakage current analysis and reduction for VLSI circuits

被引:80
|
作者
Lee, D [1 ]
Blaauw, D [1 ]
Sylvester, D [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/TVLSI.2003.821553
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we address the growing issue of gate oxide leakage current (I-gate) at the circuit level. Specifically, we develop a fast approach to analyze the total leakage power of a large circuit block, considering both Igate and subthreshold leakage (I-sub). The interaction between I-gate and I-gate complicates analysis in arbitrary CMOS topologies and we propose simple and accurate heuristics based on lookup tables to quickly estimate the state-dependent total leakage current for arbitrary circuit topologies. We apply this method to a number of benchmark circuits using a projected 100-nm technology and demonstrate accuracy within 0.09% of SPICE on average with a four order of magnitude speedup. We then make several observations on the impact of I-gate in designs that are standby power limited, including the role of device ordering within a stack and the differing state dependencies for NOR versus HAND topologies. Based on these observations, we propose the use of pin reordering as a means to reduce I-gate. We find that for technologies with appreciable I-gate, this technique is more effective at reducing total leakage current in standby mode than state assignment, which is often used for I-sub reduction.
引用
收藏
页码:155 / 166
页数:12
相关论文
共 50 条
  • [21] Leakage current reduction in CMOS logic circuits
    Lin, HY
    Lin, CS
    Chiou, LY
    Liu, BD
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 349 - 352
  • [22] Contribution of gate induced drain leakage to overall leakage and yield loss in digital submicron VLSI circuits
    Semenov, O
    Pradzynski, A
    Sachdev, M
    2001 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2001, : 49 - 53
  • [23] Model and analysis of gate leakage current in ultrathin nitrided oxide MOSFETs
    Lee, J
    Bosman, G
    Green, KR
    Ladwig, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (07) : 1232 - 1241
  • [24] P-Type ECRL Circuits for Gate-Leakage Reduction in Nanometer CMOS Processes with Gate Oxide Materials
    Zhang, Weiqiang
    Zhang, Yu
    Hu, Jianping
    APPLIED MECHANICS AND MECHANICAL ENGINEERING, PTS 1-3, 2010, 29-32 : 1919 - +
  • [25] Particle Swarm Optimization Algorithm for Leakage Power Reduction in VLSI Circuits
    Rani, V. Leela
    Latha, M. Madhavi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (02) : 179 - 186
  • [26] A Novel Technique for Glitch and Leakage Power Reduction in CMOS VLSI Circuits
    Saini, Pushpa
    Mehra, Rajesh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2012, 3 (10) : 161 - 168
  • [27] Standby and active leakage current control and minimization in CMOS VLSI circuits
    Fallah, F
    Pedraw, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 509 - 519
  • [28] Leakage current aware high-level estimation for VLSI circuits
    Li, F
    He, L
    Basile, JM
    Patel, R
    Ramamurthy, H
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (06): : 747 - 755
  • [29] Dramatic reduction of gate leakage current of ultrathin oxides through oxide structure modification
    Chen, Zhi
    Guo, Jun
    SOLID-STATE ELECTRONICS, 2006, 50 (06) : 1004 - 1011
  • [30] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65