Quick response circuit for low-power LDO voltage regulators to improve load transient response

被引:4
|
作者
Heng, Socheat [1 ]
Pham, Cong-Kha [1 ]
机构
[1] Univ Electrocommun, Chofu, Tokyo 1828585, Japan
关键词
D O I
10.1109/ISCIT.2007.4391979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose a quick response circuit to improve the load transient response of fully low dropout voltage linear regulator (LDO) which is operable with a very low power consumption. Simulating by HSPICE with 0.35 mu m CMOS technology shows that we can achieve the transient responses with less transient overshoot or undershoot when driving large current loads. Comparing to the generic LDO, for example, in case of 1 mu F decoupling capacitor, about 95% output drop and 27% settling time for 0.1mA to 100mA load current and 88% output overshoot and 63% settling time for 100mA to 0.1mA load current have been together improved. The proposed circuit only dissipates low static power, so we could achieve the above LDO with only 3.3 mu A consuming current at Vout + 1V and 150mA load current. Vout is the output voltage of the regulator.
引用
收藏
页码:28 / 33
页数:6
相关论文
共 50 条
  • [21] A Low-Power High-Voltage Power Management Circuit for BMIC
    Zhu, Guangqian
    Yang, Yintang
    Zhang, Qidong
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1029 - 1031
  • [22] ON Chip LDO voltage regulator with improved transient response in 180nm
    Rao, Patri Sreehari
    Prasad, K. S. R. Krishna
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 591 - 596
  • [23] A Low-Power Low-Voltage Programmable Rectification and SH Circuit
    Harb, Adnan
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 256 - 259
  • [24] THE INFLUENCE OF PARASITIC SUBSTRATE DIODES ON LOAD TRANSIENT RESPONSE OF THREE-TERMINAL ADJUSTABLE VOLTAGE REGULATORS
    Bajenaru, Adrian
    Radoias, Liviu
    Dilimot, Gheorghe
    Brezeanu, Gheorghe
    2012 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1 AND 2, 2012, 2 : 471 - 474
  • [25] Low-voltage low-power current mode exponential circuit
    Kao, CH
    Lin, WP
    Hsieh, CS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 633 - 635
  • [26] A Transient-Enhanced Low-Power Standard-Cell-Based Digital LDO
    Sood, Lalit
    Agarwal, Alpana
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (11) : 13943 - 13953
  • [27] A Transient-Enhanced Low-Power Standard-Cell-Based Digital LDO
    Lalit Sood
    Alpana Agarwal
    Arabian Journal for Science and Engineering, 2022, 47 : 13943 - 13953
  • [28] The design of an improved low-power voltage testing and protection circuit
    Wang, NL
    Zhang, S
    Zhou, RD
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 530 - 533
  • [29] Low-power voltage comparator circuit for CMOS quaternary logic
    Guo, YB
    Current, KW
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2004, 10 (03) : 225 - 260
  • [30] CIRCUIT-DESIGN OF LOW-POWER REFERENCE VOLTAGE SOURCES
    ANISIMOV, VI
    ISAKOV, AB
    MANZHULA, VG
    SOKOLOV, YM
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1993, 48 (01) : 11 - 17